1 /* 2 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 #ifndef PLAT_ARM_H 7 #define PLAT_ARM_H 8 9 #include <stdbool.h> 10 #include <stdint.h> 11 12 #include <drivers/arm/tzc_common.h> 13 #include <lib/bakery_lock.h> 14 #include <lib/cassert.h> 15 #include <lib/el3_runtime/cpu_data.h> 16 #include <lib/spinlock.h> 17 #include <lib/utils_def.h> 18 #include <lib/xlat_tables/xlat_tables_compat.h> 19 20 /******************************************************************************* 21 * Forward declarations 22 ******************************************************************************/ 23 struct meminfo; 24 struct image_info; 25 struct bl_params; 26 27 typedef struct arm_tzc_regions_info { 28 unsigned long long base; 29 unsigned long long end; 30 unsigned int sec_attr; 31 unsigned int nsaid_permissions; 32 } arm_tzc_regions_info_t; 33 34 /******************************************************************************* 35 * Default mapping definition of the TrustZone Controller for ARM standard 36 * platforms. 37 * Configure: 38 * - Region 0 with no access; 39 * - Region 1 with secure access only; 40 * - the remaining DRAM regions access from the given Non-Secure masters. 41 ******************************************************************************/ 42 #if SPM_MM 43 #define ARM_TZC_REGIONS_DEF \ 44 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \ 45 TZC_REGION_S_RDWR, 0}, \ 46 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 47 PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 48 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 49 PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 50 {PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE + \ 51 PLAT_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE, \ 52 PLAT_ARM_TZC_NS_DEV_ACCESS} 53 54 #else 55 #define ARM_TZC_REGIONS_DEF \ 56 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \ 57 TZC_REGION_S_RDWR, 0}, \ 58 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 59 PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 60 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 61 PLAT_ARM_TZC_NS_DEV_ACCESS} 62 #endif 63 64 #define ARM_CASSERT_MMAP \ 65 CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \ 66 assert_plat_arm_mmap_mismatch); \ 67 CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \ 68 <= MAX_MMAP_REGIONS, \ 69 assert_max_mmap_regions); 70 71 void arm_setup_romlib(void); 72 73 #if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) 74 /* 75 * Use this macro to instantiate lock before it is used in below 76 * arm_lock_xxx() macros 77 */ 78 #define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock) 79 #define ARM_LOCK_GET_INSTANCE (&arm_lock) 80 81 #if !HW_ASSISTED_COHERENCY 82 #define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock) 83 #else 84 #define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock 85 #endif 86 #define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock) 87 88 /* 89 * These are wrapper macros to the Coherent Memory Bakery Lock API. 90 */ 91 #define arm_lock_init() bakery_lock_init(&arm_lock) 92 #define arm_lock_get() bakery_lock_get(&arm_lock) 93 #define arm_lock_release() bakery_lock_release(&arm_lock) 94 95 #else 96 97 /* 98 * Empty macros for all other BL stages other than BL31 and BL32 99 */ 100 #define ARM_INSTANTIATE_LOCK static int arm_lock __unused 101 #define ARM_LOCK_GET_INSTANCE 0 102 #define arm_lock_init() 103 #define arm_lock_get() 104 #define arm_lock_release() 105 106 #endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */ 107 108 #if ARM_RECOM_STATE_ID_ENC 109 /* 110 * Macros used to parse state information from State-ID if it is using the 111 * recommended encoding for State-ID. 112 */ 113 #define ARM_LOCAL_PSTATE_WIDTH 4 114 #define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1) 115 116 /* Macros to construct the composite power state */ 117 118 /* Make composite power state parameter till power level 0 */ 119 #if PSCI_EXTENDED_STATE_ID 120 121 #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ 122 (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT)) 123 #else 124 #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ 125 (((lvl0_state) << PSTATE_ID_SHIFT) | \ 126 ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \ 127 ((type) << PSTATE_TYPE_SHIFT)) 128 #endif /* __PSCI_EXTENDED_STATE_ID__ */ 129 130 /* Make composite power state parameter till power level 1 */ 131 #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ 132 (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \ 133 arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type)) 134 135 /* Make composite power state parameter till power level 2 */ 136 #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \ 137 (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \ 138 arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type)) 139 140 #endif /* __ARM_RECOM_STATE_ID_ENC__ */ 141 142 /* ARM State switch error codes */ 143 #define STATE_SW_E_PARAM (-2) 144 #define STATE_SW_E_DENIED (-3) 145 146 /* plat_get_rotpk_info() flags */ 147 #define ARM_ROTPK_REGS_ID 1 148 #define ARM_ROTPK_DEVEL_RSA_ID 2 149 #define ARM_ROTPK_DEVEL_ECDSA_ID 3 150 151 /* IO storage utility functions */ 152 int arm_io_setup(void); 153 154 /* Security utility functions */ 155 void arm_tzc400_setup(const arm_tzc_regions_info_t *tzc_regions); 156 struct tzc_dmc500_driver_data; 157 void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data, 158 const arm_tzc_regions_info_t *tzc_regions); 159 160 /* Console utility functions */ 161 void arm_console_boot_init(void); 162 void arm_console_boot_end(void); 163 void arm_console_runtime_init(void); 164 void arm_console_runtime_end(void); 165 166 /* Systimer utility function */ 167 void arm_configure_sys_timer(void); 168 169 /* PM utility functions */ 170 int arm_validate_power_state(unsigned int power_state, 171 psci_power_state_t *req_state); 172 int arm_validate_psci_entrypoint(uintptr_t entrypoint); 173 int arm_validate_ns_entrypoint(uintptr_t entrypoint); 174 void arm_system_pwr_domain_save(void); 175 void arm_system_pwr_domain_resume(void); 176 int arm_psci_read_mem_protect(int *enabled); 177 int arm_nor_psci_write_mem_protect(int val); 178 void arm_nor_psci_do_static_mem_protect(void); 179 void arm_nor_psci_do_dyn_mem_protect(void); 180 int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length); 181 182 /* Topology utility function */ 183 int arm_check_mpidr(u_register_t mpidr); 184 185 /* BL1 utility functions */ 186 void arm_bl1_early_platform_setup(void); 187 void arm_bl1_platform_setup(void); 188 void arm_bl1_plat_arch_setup(void); 189 190 /* BL2 utility functions */ 191 void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, struct meminfo *mem_layout); 192 void arm_bl2_platform_setup(void); 193 void arm_bl2_plat_arch_setup(void); 194 uint32_t arm_get_spsr_for_bl32_entry(void); 195 uint32_t arm_get_spsr_for_bl33_entry(void); 196 int arm_bl2_plat_handle_post_image_load(unsigned int image_id); 197 int arm_bl2_handle_post_image_load(unsigned int image_id); 198 struct bl_params *arm_get_next_bl_params(void); 199 200 /* BL2 at EL3 functions */ 201 void arm_bl2_el3_early_platform_setup(void); 202 void arm_bl2_el3_plat_arch_setup(void); 203 204 /* BL2U utility functions */ 205 void arm_bl2u_early_platform_setup(struct meminfo *mem_layout, 206 void *plat_info); 207 void arm_bl2u_platform_setup(void); 208 void arm_bl2u_plat_arch_setup(void); 209 210 /* BL31 utility functions */ 211 void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config, 212 uintptr_t hw_config, void *plat_params_from_bl2); 213 void arm_bl31_platform_setup(void); 214 void arm_bl31_plat_runtime_setup(void); 215 void arm_bl31_plat_arch_setup(void); 216 217 /* TSP utility functions */ 218 void arm_tsp_early_platform_setup(void); 219 220 /* SP_MIN utility functions */ 221 void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config, 222 uintptr_t hw_config, void *plat_params_from_bl2); 223 void arm_sp_min_plat_runtime_setup(void); 224 225 /* FIP TOC validity check */ 226 bool arm_io_is_toc_valid(void); 227 228 /* Utility functions for Dynamic Config */ 229 void arm_bl2_dyn_cfg_init(void); 230 void arm_bl1_set_mbedtls_heap(void); 231 int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size); 232 233 /* 234 * Free the memory storing initialization code only used during an images boot 235 * time so it can be reclaimed for runtime data 236 */ 237 void arm_free_init_memory(void); 238 239 /* 240 * Mandatory functions required in ARM standard platforms 241 */ 242 unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr); 243 void plat_arm_gic_driver_init(void); 244 void plat_arm_gic_init(void); 245 void plat_arm_gic_cpuif_enable(void); 246 void plat_arm_gic_cpuif_disable(void); 247 void plat_arm_gic_redistif_on(void); 248 void plat_arm_gic_redistif_off(void); 249 void plat_arm_gic_pcpu_init(void); 250 void plat_arm_gic_save(void); 251 void plat_arm_gic_resume(void); 252 void plat_arm_security_setup(void); 253 void plat_arm_pwrc_setup(void); 254 void plat_arm_interconnect_init(void); 255 void plat_arm_interconnect_enter_coherency(void); 256 void plat_arm_interconnect_exit_coherency(void); 257 void plat_arm_program_trusted_mailbox(uintptr_t address); 258 bool plat_arm_bl1_fwu_needed(void); 259 __dead2 void plat_arm_error_handler(int err); 260 261 /* 262 * Optional functions in ARM standard platforms 263 */ 264 void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames); 265 int arm_get_rotpk_info(void **key_ptr, unsigned int *key_len, 266 unsigned int *flags); 267 int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len, 268 unsigned int *flags); 269 int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len, 270 unsigned int *flags); 271 int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len, 272 unsigned int *flags); 273 274 #if ARM_PLAT_MT 275 unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr); 276 #endif 277 278 /* 279 * This function is called after loading SCP_BL2 image and it is used to perform 280 * any platform-specific actions required to handle the SCP firmware. 281 */ 282 int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info); 283 284 /* 285 * Optional functions required in ARM standard platforms 286 */ 287 void plat_arm_io_setup(void); 288 int plat_arm_get_alt_image_source( 289 unsigned int image_id, 290 uintptr_t *dev_handle, 291 uintptr_t *image_spec); 292 unsigned int plat_arm_calc_core_pos(u_register_t mpidr); 293 const mmap_region_t *plat_arm_get_mmap(void); 294 295 /* Allow platform to override psci_pm_ops during runtime */ 296 const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops); 297 298 /* Execution state switch in ARM platforms */ 299 int arm_execution_state_switch(unsigned int smc_fid, 300 uint32_t pc_hi, 301 uint32_t pc_lo, 302 uint32_t cookie_hi, 303 uint32_t cookie_lo, 304 void *handle); 305 306 /* Optional functions for SP_MIN */ 307 void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1, 308 u_register_t arg2, u_register_t arg3); 309 310 /* global variables */ 311 extern plat_psci_ops_t plat_arm_psci_pm_ops; 312 extern const mmap_region_t plat_arm_mmap[]; 313 extern const unsigned int arm_pm_idle_states[]; 314 315 /* secure watchdog */ 316 void plat_arm_secure_wdt_start(void); 317 void plat_arm_secure_wdt_stop(void); 318 319 #endif /* PLAT_ARM_H */ 320