xref: /rk3399_ARM-atf/include/plat/arm/common/plat_arm.h (revision b4cf974a3256275fe2c03d8eaaf07a5e5b337cfc)
1 /*
2  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 #ifndef PLAT_ARM_H
7 #define PLAT_ARM_H
8 
9 #include <bakery_lock.h>
10 #include <cassert.h>
11 #include <cpu_data.h>
12 #include <stdint.h>
13 #include <spinlock.h>
14 #include <tzc_common.h>
15 #include <utils_def.h>
16 #include <xlat_tables_compat.h>
17 
18 /*******************************************************************************
19  * Forward declarations
20  ******************************************************************************/
21 struct meminfo;
22 struct image_info;
23 struct bl_params;
24 
25 typedef struct arm_tzc_regions_info {
26 	unsigned long long base;
27 	unsigned long long end;
28 	unsigned int sec_attr;
29 	unsigned int nsaid_permissions;
30 } arm_tzc_regions_info_t;
31 
32 /*******************************************************************************
33  * Default mapping definition of the TrustZone Controller for ARM standard
34  * platforms.
35  * Configure:
36  *   - Region 0 with no access;
37  *   - Region 1 with secure access only;
38  *   - the remaining DRAM regions access from the given Non-Secure masters.
39  ******************************************************************************/
40 #if ENABLE_SPM
41 #define ARM_TZC_REGIONS_DEF						\
42 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END,			\
43 		TZC_REGION_S_RDWR, 0},					\
44 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
45 		PLAT_ARM_TZC_NS_DEV_ACCESS}, 				\
46 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
47 		PLAT_ARM_TZC_NS_DEV_ACCESS},				\
48 	{ARM_SP_IMAGE_NS_BUF_BASE, (ARM_SP_IMAGE_NS_BUF_BASE +		\
49 		ARM_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE,	\
50 		PLAT_ARM_TZC_NS_DEV_ACCESS}
51 
52 #else
53 #define ARM_TZC_REGIONS_DEF						\
54 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END,			\
55 		TZC_REGION_S_RDWR, 0},					\
56 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
57 		PLAT_ARM_TZC_NS_DEV_ACCESS},	 			\
58 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
59 		PLAT_ARM_TZC_NS_DEV_ACCESS}
60 #endif
61 
62 #define ARM_CASSERT_MMAP						  \
63 	CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
64 		assert_plat_arm_mmap_mismatch);				  \
65 	CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS)		  \
66 		<= MAX_MMAP_REGIONS,					  \
67 		assert_max_mmap_regions);
68 
69 void arm_setup_romlib(void);
70 
71 #if defined(IMAGE_BL31) || (defined(AARCH32) && defined(IMAGE_BL32))
72 /*
73  * Use this macro to instantiate lock before it is used in below
74  * arm_lock_xxx() macros
75  */
76 #define ARM_INSTANTIATE_LOCK	static DEFINE_BAKERY_LOCK(arm_lock)
77 #define ARM_LOCK_GET_INSTANCE	(&arm_lock)
78 
79 #if !HW_ASSISTED_COHERENCY
80 #define ARM_SCMI_INSTANTIATE_LOCK	DEFINE_BAKERY_LOCK(arm_scmi_lock)
81 #else
82 #define ARM_SCMI_INSTANTIATE_LOCK	spinlock_t arm_scmi_lock
83 #endif
84 #define ARM_SCMI_LOCK_GET_INSTANCE	(&arm_scmi_lock)
85 
86 /*
87  * These are wrapper macros to the Coherent Memory Bakery Lock API.
88  */
89 #define arm_lock_init()		bakery_lock_init(&arm_lock)
90 #define arm_lock_get()		bakery_lock_get(&arm_lock)
91 #define arm_lock_release()	bakery_lock_release(&arm_lock)
92 
93 #else
94 
95 /*
96  * Empty macros for all other BL stages other than BL31 and BL32
97  */
98 #define ARM_INSTANTIATE_LOCK	static int arm_lock __unused
99 #define ARM_LOCK_GET_INSTANCE	0
100 #define arm_lock_init()
101 #define arm_lock_get()
102 #define arm_lock_release()
103 
104 #endif /* defined(IMAGE_BL31) || (defined(AARCH32) && defined(IMAGE_BL32)) */
105 
106 #if ARM_RECOM_STATE_ID_ENC
107 /*
108  * Macros used to parse state information from State-ID if it is using the
109  * recommended encoding for State-ID.
110  */
111 #define ARM_LOCAL_PSTATE_WIDTH		4
112 #define ARM_LOCAL_PSTATE_MASK		((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
113 
114 /* Macros to construct the composite power state */
115 
116 /* Make composite power state parameter till power level 0 */
117 #if PSCI_EXTENDED_STATE_ID
118 
119 #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
120 		(((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
121 #else
122 #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
123 		(((lvl0_state) << PSTATE_ID_SHIFT) | \
124 		((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
125 		((type) << PSTATE_TYPE_SHIFT))
126 #endif /* __PSCI_EXTENDED_STATE_ID__ */
127 
128 /* Make composite power state parameter till power level 1 */
129 #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
130 		(((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
131 		arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
132 
133 /* Make composite power state parameter till power level 2 */
134 #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
135 		(((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
136 		arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
137 
138 #endif /* __ARM_RECOM_STATE_ID_ENC__ */
139 
140 /* ARM State switch error codes */
141 #define STATE_SW_E_PARAM		(-2)
142 #define STATE_SW_E_DENIED		(-3)
143 
144 /* IO storage utility functions */
145 void arm_io_setup(void);
146 
147 /* Security utility functions */
148 void arm_tzc400_setup(const arm_tzc_regions_info_t *tzc_regions);
149 struct tzc_dmc500_driver_data;
150 void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
151 			const arm_tzc_regions_info_t *tzc_regions);
152 
153 /* Console utility functions */
154 void arm_console_boot_init(void);
155 void arm_console_boot_end(void);
156 void arm_console_runtime_init(void);
157 void arm_console_runtime_end(void);
158 
159 /* Systimer utility function */
160 void arm_configure_sys_timer(void);
161 
162 /* PM utility functions */
163 int arm_validate_power_state(unsigned int power_state,
164 			    psci_power_state_t *req_state);
165 int arm_validate_psci_entrypoint(uintptr_t entrypoint);
166 int arm_validate_ns_entrypoint(uintptr_t entrypoint);
167 void arm_system_pwr_domain_save(void);
168 void arm_system_pwr_domain_resume(void);
169 int arm_psci_read_mem_protect(int *enabled);
170 int arm_nor_psci_write_mem_protect(int val);
171 void arm_nor_psci_do_static_mem_protect(void);
172 void arm_nor_psci_do_dyn_mem_protect(void);
173 int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
174 
175 /* Topology utility function */
176 int arm_check_mpidr(u_register_t mpidr);
177 
178 /* BL1 utility functions */
179 void arm_bl1_early_platform_setup(void);
180 void arm_bl1_platform_setup(void);
181 void arm_bl1_plat_arch_setup(void);
182 
183 /* BL2 utility functions */
184 void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, struct meminfo *mem_layout);
185 void arm_bl2_platform_setup(void);
186 void arm_bl2_plat_arch_setup(void);
187 uint32_t arm_get_spsr_for_bl32_entry(void);
188 uint32_t arm_get_spsr_for_bl33_entry(void);
189 int arm_bl2_handle_post_image_load(unsigned int image_id);
190 
191 /* BL2 at EL3 functions */
192 void arm_bl2_el3_early_platform_setup(void);
193 void arm_bl2_el3_plat_arch_setup(void);
194 
195 /* BL2U utility functions */
196 void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
197 				void *plat_info);
198 void arm_bl2u_platform_setup(void);
199 void arm_bl2u_plat_arch_setup(void);
200 
201 /* BL31 utility functions */
202 void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
203 				uintptr_t hw_config, void *plat_params_from_bl2);
204 void arm_bl31_platform_setup(void);
205 void arm_bl31_plat_runtime_setup(void);
206 void arm_bl31_plat_arch_setup(void);
207 
208 /* TSP utility functions */
209 void arm_tsp_early_platform_setup(void);
210 
211 /* SP_MIN utility functions */
212 void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
213 				uintptr_t hw_config, void *plat_params_from_bl2);
214 void arm_sp_min_plat_runtime_setup(void);
215 
216 /* FIP TOC validity check */
217 int arm_io_is_toc_valid(void);
218 
219 /* Utility functions for Dynamic Config */
220 void arm_load_tb_fw_config(void);
221 void arm_bl2_set_tb_cfg_addr(void *dtb);
222 void arm_bl2_dyn_cfg_init(void);
223 void arm_bl1_set_mbedtls_heap(void);
224 int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
225 
226 /*
227  * Free the memory storing initialization code only used during an images boot
228  * time so it can be reclaimed for runtime data
229  */
230 void arm_free_init_memory(void);
231 
232 /*
233  * Mandatory functions required in ARM standard platforms
234  */
235 unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
236 void plat_arm_gic_driver_init(void);
237 void plat_arm_gic_init(void);
238 void plat_arm_gic_cpuif_enable(void);
239 void plat_arm_gic_cpuif_disable(void);
240 void plat_arm_gic_redistif_on(void);
241 void plat_arm_gic_redistif_off(void);
242 void plat_arm_gic_pcpu_init(void);
243 void plat_arm_gic_save(void);
244 void plat_arm_gic_resume(void);
245 void plat_arm_security_setup(void);
246 void plat_arm_pwrc_setup(void);
247 void plat_arm_interconnect_init(void);
248 void plat_arm_interconnect_enter_coherency(void);
249 void plat_arm_interconnect_exit_coherency(void);
250 void plat_arm_program_trusted_mailbox(uintptr_t address);
251 int plat_arm_bl1_fwu_needed(void);
252 void plat_arm_error_handler(int err);
253 
254 #if ARM_PLAT_MT
255 unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
256 #endif
257 
258 /*
259  * This function is called after loading SCP_BL2 image and it is used to perform
260  * any platform-specific actions required to handle the SCP firmware.
261  */
262 int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
263 
264 /*
265  * Optional functions required in ARM standard platforms
266  */
267 void plat_arm_io_setup(void);
268 int plat_arm_get_alt_image_source(
269 	unsigned int image_id,
270 	uintptr_t *dev_handle,
271 	uintptr_t *image_spec);
272 unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
273 const mmap_region_t *plat_arm_get_mmap(void);
274 
275 /* Allow platform to override psci_pm_ops during runtime */
276 const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
277 
278 /* Execution state switch in ARM platforms */
279 int arm_execution_state_switch(unsigned int smc_fid,
280 		uint32_t pc_hi,
281 		uint32_t pc_lo,
282 		uint32_t cookie_hi,
283 		uint32_t cookie_lo,
284 		void *handle);
285 
286 /* Optional functions for SP_MIN */
287 void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
288 			u_register_t arg2, u_register_t arg3);
289 
290 /* global variables */
291 extern plat_psci_ops_t plat_arm_psci_pm_ops;
292 extern const mmap_region_t plat_arm_mmap[];
293 extern const unsigned int arm_pm_idle_states[];
294 
295 #endif /* PLAT_ARM_H */
296