xref: /rk3399_ARM-atf/include/plat/arm/common/plat_arm.h (revision c8720729726faffc39ec64f3a02440a48c8c305a)
1b4315306SDan Handley /*
2ef1daa42SManish V Badarkhe  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
615b94cc1SAntonio Nino Diaz #ifndef PLAT_ARM_H
715b94cc1SAntonio Nino Diaz #define PLAT_ARM_H
8b4315306SDan Handley 
9d6dcbcadSLouis Mayencourt #include <stdbool.h>
10b4315306SDan Handley #include <stdint.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc_common.h>
1309d40e0eSAntonio Nino Diaz #include <lib/bakery_lock.h>
1409d40e0eSAntonio Nino Diaz #include <lib/cassert.h>
1509d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/cpu_data.h>
1609d40e0eSAntonio Nino Diaz #include <lib/spinlock.h>
1709d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1809d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h>
19b4315306SDan Handley 
20afc931f5SSandrine Bailleux /*******************************************************************************
21afc931f5SSandrine Bailleux  * Forward declarations
22afc931f5SSandrine Bailleux  ******************************************************************************/
23afc931f5SSandrine Bailleux struct meminfo;
24a8aa7fecSYatharth Kochar struct image_info;
25cab0b5b0SSoby Mathew struct bl_params;
26afc931f5SSandrine Bailleux 
2723411d2cSSummer Qin typedef struct arm_tzc_regions_info {
2823411d2cSSummer Qin 	unsigned long long base;
2923411d2cSSummer Qin 	unsigned long long end;
30af6491f8SAntonio Nino Diaz 	unsigned int sec_attr;
3123411d2cSSummer Qin 	unsigned int nsaid_permissions;
3223411d2cSSummer Qin } arm_tzc_regions_info_t;
3323411d2cSSummer Qin 
3423411d2cSSummer Qin /*******************************************************************************
3523411d2cSSummer Qin  * Default mapping definition of the TrustZone Controller for ARM standard
3623411d2cSSummer Qin  * platforms.
3723411d2cSSummer Qin  * Configure:
3823411d2cSSummer Qin  *   - Region 0 with no access;
3923411d2cSSummer Qin  *   - Region 1 with secure access only;
4023411d2cSSummer Qin  *   - the remaining DRAM regions access from the given Non-Secure masters.
4123411d2cSSummer Qin  ******************************************************************************/
423f3c341aSPaul Beesley #if SPM_MM
4323411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF						\
44*c8720729SZelalem Aweke 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
4523411d2cSSummer Qin 		TZC_REGION_S_RDWR, 0},					\
4623411d2cSSummer Qin 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
4723411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS}, 				\
4823411d2cSSummer Qin 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
4923411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS},				\
500560efb9SArd Biesheuvel 	{PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE +	\
510560efb9SArd Biesheuvel 		PLAT_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE,	\
5223411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS}
5323411d2cSSummer Qin 
54*c8720729SZelalem Aweke #elif ENABLE_RME
55*c8720729SZelalem Aweke #define ARM_TZC_REGIONS_DEF						    \
56*c8720729SZelalem Aweke 	{ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},\
57*c8720729SZelalem Aweke 	{ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0},	    \
58*c8720729SZelalem Aweke 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS,	    \
59*c8720729SZelalem Aweke 		PLAT_ARM_TZC_NS_DEV_ACCESS},				    \
60*c8720729SZelalem Aweke 	{ARM_REALM_BASE, ARM_REALM_END, ARM_TZC_NS_DRAM_S_ACCESS,	    \
61*c8720729SZelalem Aweke 		PLAT_ARM_TZC_NS_DEV_ACCESS},				    \
62*c8720729SZelalem Aweke 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	    \
63*c8720729SZelalem Aweke 		PLAT_ARM_TZC_NS_DEV_ACCESS}
64*c8720729SZelalem Aweke 
6523411d2cSSummer Qin #else
6623411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF						\
67*c8720729SZelalem Aweke 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
6823411d2cSSummer Qin 		TZC_REGION_S_RDWR, 0},					\
6923411d2cSSummer Qin 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
7023411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS},	 			\
7123411d2cSSummer Qin 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
7223411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS}
7323411d2cSSummer Qin #endif
7423411d2cSSummer Qin 
75b4315306SDan Handley #define ARM_CASSERT_MMAP						  \
76053b4f92SChris Kay 	CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
77053b4f92SChris Kay 		assert_plat_arm_mmap_mismatch);				  \
78053b4f92SChris Kay 	CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS)		  \
79b4315306SDan Handley 		<= MAX_MMAP_REGIONS,					  \
80b4315306SDan Handley 		assert_max_mmap_regions);
81b4315306SDan Handley 
821eb735d7SRoberto Vargas void arm_setup_romlib(void);
831eb735d7SRoberto Vargas 
84402b3cf8SJulius Werner #if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
85b4315306SDan Handley /*
86b4315306SDan Handley  * Use this macro to instantiate lock before it is used in below
87b4315306SDan Handley  * arm_lock_xxx() macros
88b4315306SDan Handley  */
891931d1d7SSandrine Bailleux #define ARM_INSTANTIATE_LOCK	static DEFINE_BAKERY_LOCK(arm_lock)
90c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE	(&arm_lock)
9132aee841SRoberto Vargas 
9232aee841SRoberto Vargas #if !HW_ASSISTED_COHERENCY
9332aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK	DEFINE_BAKERY_LOCK(arm_scmi_lock)
9432aee841SRoberto Vargas #else
9532aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK	spinlock_t arm_scmi_lock
9632aee841SRoberto Vargas #endif
9732aee841SRoberto Vargas #define ARM_SCMI_LOCK_GET_INSTANCE	(&arm_scmi_lock)
9832aee841SRoberto Vargas 
99b4315306SDan Handley /*
100b4315306SDan Handley  * These are wrapper macros to the Coherent Memory Bakery Lock API.
101b4315306SDan Handley  */
102b4315306SDan Handley #define arm_lock_init()		bakery_lock_init(&arm_lock)
103b4315306SDan Handley #define arm_lock_get()		bakery_lock_get(&arm_lock)
104b4315306SDan Handley #define arm_lock_release()	bakery_lock_release(&arm_lock)
105b4315306SDan Handley 
106b4315306SDan Handley #else
107b4315306SDan Handley 
108b4315306SDan Handley /*
1096f249345SYatharth Kochar  * Empty macros for all other BL stages other than BL31 and BL32
110b4315306SDan Handley  */
11119583169SJeenu Viswambharan #define ARM_INSTANTIATE_LOCK	static int arm_lock __unused
112c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE	0
113b4315306SDan Handley #define arm_lock_init()
114b4315306SDan Handley #define arm_lock_get()
115b4315306SDan Handley #define arm_lock_release()
116b4315306SDan Handley 
117402b3cf8SJulius Werner #endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
118b4315306SDan Handley 
1192204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC
1202204afdeSSoby Mathew /*
1212204afdeSSoby Mathew  * Macros used to parse state information from State-ID if it is using the
1222204afdeSSoby Mathew  * recommended encoding for State-ID.
1232204afdeSSoby Mathew  */
1242204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_WIDTH		4
1252204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_MASK		((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
1262204afdeSSoby Mathew 
1272204afdeSSoby Mathew /* Macros to construct the composite power state */
1282204afdeSSoby Mathew 
1292204afdeSSoby Mathew /* Make composite power state parameter till power level 0 */
1302204afdeSSoby Mathew #if PSCI_EXTENDED_STATE_ID
1312204afdeSSoby Mathew 
1322204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
1332204afdeSSoby Mathew 		(((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
1342204afdeSSoby Mathew #else
1352204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
1362204afdeSSoby Mathew 		(((lvl0_state) << PSTATE_ID_SHIFT) | \
1372204afdeSSoby Mathew 		((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
1382204afdeSSoby Mathew 		((type) << PSTATE_TYPE_SHIFT))
1392204afdeSSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */
1402204afdeSSoby Mathew 
1412204afdeSSoby Mathew /* Make composite power state parameter till power level 1 */
1422204afdeSSoby Mathew #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
1432204afdeSSoby Mathew 		(((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
1442204afdeSSoby Mathew 		arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
1452204afdeSSoby Mathew 
1465f3a6030SSoby Mathew /* Make composite power state parameter till power level 2 */
1475f3a6030SSoby Mathew #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
1485f3a6030SSoby Mathew 		(((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
1495f3a6030SSoby Mathew 		arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
1505f3a6030SSoby Mathew 
1512204afdeSSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */
1522204afdeSSoby Mathew 
153b10d4499SJeenu Viswambharan /* ARM State switch error codes */
154b10d4499SJeenu Viswambharan #define STATE_SW_E_PARAM		(-2)
155b10d4499SJeenu Viswambharan #define STATE_SW_E_DENIED		(-3)
156b4315306SDan Handley 
157a6ffddecSMax Shvetsov /* plat_get_rotpk_info() flags */
158a6ffddecSMax Shvetsov #define ARM_ROTPK_REGS_ID		1
159a6ffddecSMax Shvetsov #define ARM_ROTPK_DEVEL_RSA_ID		2
160a6ffddecSMax Shvetsov #define ARM_ROTPK_DEVEL_ECDSA_ID	3
161a6ffddecSMax Shvetsov 
1620e753437SManish V Badarkhe 
163b4315306SDan Handley /* IO storage utility functions */
16497399821SLouis Mayencourt int arm_io_setup(void);
165b4315306SDan Handley 
166ef1daa42SManish V Badarkhe /* Set image specification in IO block policy */
1672f1177b2SManish V Badarkhe int arm_set_image_source(unsigned int image_id, const char *part_name,
1682f1177b2SManish V Badarkhe 			 uintptr_t *dev_handle, uintptr_t *image_spec);
1692f1177b2SManish V Badarkhe void arm_set_fip_addr(uint32_t active_fw_bank_idx);
170ef1daa42SManish V Badarkhe 
171b4315306SDan Handley /* Security utility functions */
1724ed16765SSuyash Pathak void arm_tzc400_setup(uintptr_t tzc_base,
1734ed16765SSuyash Pathak 			const arm_tzc_regions_info_t *tzc_regions);
174618f0feeSVikram Kanigiri struct tzc_dmc500_driver_data;
17523411d2cSSummer Qin void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
17623411d2cSSummer Qin 			const arm_tzc_regions_info_t *tzc_regions);
177b4315306SDan Handley 
17888a0523eSAntonio Nino Diaz /* Console utility functions */
17988a0523eSAntonio Nino Diaz void arm_console_boot_init(void);
18088a0523eSAntonio Nino Diaz void arm_console_boot_end(void);
18188a0523eSAntonio Nino Diaz void arm_console_runtime_init(void);
18288a0523eSAntonio Nino Diaz void arm_console_runtime_end(void);
18388a0523eSAntonio Nino Diaz 
184c1bb8a05SSoby Mathew /* Systimer utility function */
185c1bb8a05SSoby Mathew void arm_configure_sys_timer(void);
186c1bb8a05SSoby Mathew 
187b4315306SDan Handley /* PM utility functions */
18838dce70fSSoby Mathew int arm_validate_power_state(unsigned int power_state,
18938dce70fSSoby Mathew 			    psci_power_state_t *req_state);
19071e7a4e5SJeenu Viswambharan int arm_validate_psci_entrypoint(uintptr_t entrypoint);
191f9e858b1SSoby Mathew int arm_validate_ns_entrypoint(uintptr_t entrypoint);
192e35a3fb5SSoby Mathew void arm_system_pwr_domain_save(void);
193c1bb8a05SSoby Mathew void arm_system_pwr_domain_resume(void);
194dc6aad2eSRoberto Vargas int arm_psci_read_mem_protect(int *enabled);
195f145403cSRoberto Vargas int arm_nor_psci_write_mem_protect(int val);
196638b034cSRoberto Vargas void arm_nor_psci_do_static_mem_protect(void);
197638b034cSRoberto Vargas void arm_nor_psci_do_dyn_mem_protect(void);
198f145403cSRoberto Vargas int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
19938dce70fSSoby Mathew 
20038dce70fSSoby Mathew /* Topology utility function */
20138dce70fSSoby Mathew int arm_check_mpidr(u_register_t mpidr);
202b4315306SDan Handley 
203b4315306SDan Handley /* BL1 utility functions */
204b4315306SDan Handley void arm_bl1_early_platform_setup(void);
205b4315306SDan Handley void arm_bl1_platform_setup(void);
206b4315306SDan Handley void arm_bl1_plat_arch_setup(void);
207b4315306SDan Handley 
208b4315306SDan Handley /* BL2 utility functions */
20982869675SManish V Badarkhe void arm_bl2_early_platform_setup(uintptr_t fw_config, struct meminfo *mem_layout);
210b4315306SDan Handley void arm_bl2_platform_setup(void);
211b4315306SDan Handley void arm_bl2_plat_arch_setup(void);
212b4315306SDan Handley uint32_t arm_get_spsr_for_bl32_entry(void);
213b4315306SDan Handley uint32_t arm_get_spsr_for_bl33_entry(void);
214609e053cSAmbroise Vincent int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
21507570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id);
2165b8d50e4SSathees Balya struct bl_params *arm_get_next_bl_params(void);
217b4315306SDan Handley 
21881528dbcSRoberto Vargas /* BL2 at EL3 functions */
21981528dbcSRoberto Vargas void arm_bl2_el3_early_platform_setup(void);
22081528dbcSRoberto Vargas void arm_bl2_el3_plat_arch_setup(void);
22181528dbcSRoberto Vargas 
222dcda29f6SYatharth Kochar /* BL2U utility functions */
223dcda29f6SYatharth Kochar void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
224dcda29f6SYatharth Kochar 				void *plat_info);
225dcda29f6SYatharth Kochar void arm_bl2u_platform_setup(void);
226dcda29f6SYatharth Kochar void arm_bl2u_plat_arch_setup(void);
227dcda29f6SYatharth Kochar 
228d178637dSJuan Castillo /* BL31 utility functions */
2290c306cc0SSoby Mathew void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
2300c306cc0SSoby Mathew 				uintptr_t hw_config, void *plat_params_from_bl2);
231b4315306SDan Handley void arm_bl31_platform_setup(void);
232080225daSSoby Mathew void arm_bl31_plat_runtime_setup(void);
233b4315306SDan Handley void arm_bl31_plat_arch_setup(void);
234b4315306SDan Handley 
235b4315306SDan Handley /* TSP utility functions */
236b4315306SDan Handley void arm_tsp_early_platform_setup(void);
237b4315306SDan Handley 
238181bbd41SSoby Mathew /* SP_MIN utility functions */
2390c306cc0SSoby Mathew void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
2400c306cc0SSoby Mathew 				uintptr_t hw_config, void *plat_params_from_bl2);
24121568304SDimitris Papastamos void arm_sp_min_plat_runtime_setup(void);
24226d1e0c3SMadhukar Pappireddy void arm_sp_min_plat_arch_setup(void);
243181bbd41SSoby Mathew 
244436223deSYatharth Kochar /* FIP TOC validity check */
245d6dcbcadSLouis Mayencourt bool arm_io_is_toc_valid(void);
246b4315306SDan Handley 
247c228956aSSoby Mathew /* Utility functions for Dynamic Config */
248cab0b5b0SSoby Mathew void arm_bl2_dyn_cfg_init(void);
249ba597da7SJohn Tsichritzis void arm_bl1_set_mbedtls_heap(void);
250ba597da7SJohn Tsichritzis int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
251c228956aSSoby Mathew 
2520ab49645SAlexei Fedorov #if MEASURED_BOOT
2530ab49645SAlexei Fedorov /* Measured boot related functions */
2547b4e1fbbSAlexei Fedorov void arm_bl1_set_bl2_hash(const image_desc_t *image_desc);
2557b4e1fbbSAlexei Fedorov void arm_bl2_get_hash(void *data);
2567b4e1fbbSAlexei Fedorov int arm_set_tos_fw_info(uintptr_t config_base, uintptr_t log_addr,
2577b4e1fbbSAlexei Fedorov 			size_t log_size);
2587b4e1fbbSAlexei Fedorov int arm_set_nt_fw_info(uintptr_t config_base,
2597b4e1fbbSAlexei Fedorov /*
2607b4e1fbbSAlexei Fedorov  * Currently OP-TEE does not support reading DTBs from Secure memory
2617b4e1fbbSAlexei Fedorov  * and this option should be removed when feature is supported.
2627b4e1fbbSAlexei Fedorov  */
2637b4e1fbbSAlexei Fedorov #ifdef SPD_opteed
2647b4e1fbbSAlexei Fedorov 			uintptr_t log_addr,
2650ab49645SAlexei Fedorov #endif
2667b4e1fbbSAlexei Fedorov 			size_t log_size, uintptr_t *ns_log_addr);
2677b4e1fbbSAlexei Fedorov #endif /* MEASURED_BOOT */
2680ab49645SAlexei Fedorov 
269b4315306SDan Handley /*
270cb4adb0dSDaniel Boulby  * Free the memory storing initialization code only used during an images boot
271cb4adb0dSDaniel Boulby  * time so it can be reclaimed for runtime data
272cb4adb0dSDaniel Boulby  */
273cb4adb0dSDaniel Boulby void arm_free_init_memory(void);
274cb4adb0dSDaniel Boulby 
275cb4adb0dSDaniel Boulby /*
27660e8f3cfSPetre-Ionut Tudor  * Make the higher level translation tables read-only
27760e8f3cfSPetre-Ionut Tudor  */
27860e8f3cfSPetre-Ionut Tudor void arm_xlat_make_tables_readonly(void);
27960e8f3cfSPetre-Ionut Tudor 
28060e8f3cfSPetre-Ionut Tudor /*
281b4315306SDan Handley  * Mandatory functions required in ARM standard platforms
282b4315306SDan Handley  */
2830108047aSSoby Mathew unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
28427573c59SAchin Gupta void plat_arm_gic_driver_init(void);
285b4315306SDan Handley void plat_arm_gic_init(void);
28627573c59SAchin Gupta void plat_arm_gic_cpuif_enable(void);
28727573c59SAchin Gupta void plat_arm_gic_cpuif_disable(void);
288d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_on(void);
289d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_off(void);
29027573c59SAchin Gupta void plat_arm_gic_pcpu_init(void);
291e35a3fb5SSoby Mathew void plat_arm_gic_save(void);
292e35a3fb5SSoby Mathew void plat_arm_gic_resume(void);
293b4315306SDan Handley void plat_arm_security_setup(void);
294b4315306SDan Handley void plat_arm_pwrc_setup(void);
2956355f234SVikram Kanigiri void plat_arm_interconnect_init(void);
2966355f234SVikram Kanigiri void plat_arm_interconnect_enter_coherency(void);
2976355f234SVikram Kanigiri void plat_arm_interconnect_exit_coherency(void);
2982a246d2eSDimitris Papastamos void plat_arm_program_trusted_mailbox(uintptr_t address);
299d6dcbcadSLouis Mayencourt bool plat_arm_bl1_fwu_needed(void);
30037b70031SAmbroise Vincent __dead2 void plat_arm_error_handler(int err);
301b4315306SDan Handley 
30274c21244SVijayenthiran Subramaniam /*
303a6ffddecSMax Shvetsov  * Optional functions in ARM standard platforms
30474c21244SVijayenthiran Subramaniam  */
30574c21244SVijayenthiran Subramaniam void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);
30688005701SSandrine Bailleux int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
307a6ffddecSMax Shvetsov 	unsigned int *flags);
308a6ffddecSMax Shvetsov int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
309a6ffddecSMax Shvetsov 	unsigned int *flags);
310a6ffddecSMax Shvetsov int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
311a6ffddecSMax Shvetsov 	unsigned int *flags);
312a6ffddecSMax Shvetsov int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
313a6ffddecSMax Shvetsov 	unsigned int *flags);
31474c21244SVijayenthiran Subramaniam 
315d8d6cf24SSummer Qin #if ARM_PLAT_MT
316d8d6cf24SSummer Qin unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
317d8d6cf24SSummer Qin #endif
318d8d6cf24SSummer Qin 
319a8aa7fecSYatharth Kochar /*
320a8aa7fecSYatharth Kochar  * This function is called after loading SCP_BL2 image and it is used to perform
321a8aa7fecSYatharth Kochar  * any platform-specific actions required to handle the SCP firmware.
322a8aa7fecSYatharth Kochar  */
323a8aa7fecSYatharth Kochar int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
324a8aa7fecSYatharth Kochar 
325b4315306SDan Handley /*
326b4315306SDan Handley  * Optional functions required in ARM standard platforms
327b4315306SDan Handley  */
328b4315306SDan Handley void plat_arm_io_setup(void);
329b4315306SDan Handley int plat_arm_get_alt_image_source(
33016948ae1SJuan Castillo 	unsigned int image_id,
33116948ae1SJuan Castillo 	uintptr_t *dev_handle,
33216948ae1SJuan Castillo 	uintptr_t *image_spec);
33338dce70fSSoby Mathew unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
33465cb1c4cSVikram Kanigiri const mmap_region_t *plat_arm_get_mmap(void);
335b4315306SDan Handley 
3365486a965SSoby Mathew /* Allow platform to override psci_pm_ops during runtime */
3375486a965SSoby Mathew const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
3385486a965SSoby Mathew 
339b10d4499SJeenu Viswambharan /* Execution state switch in ARM platforms */
340b10d4499SJeenu Viswambharan int arm_execution_state_switch(unsigned int smc_fid,
341b10d4499SJeenu Viswambharan 		uint32_t pc_hi,
342b10d4499SJeenu Viswambharan 		uint32_t pc_lo,
343b10d4499SJeenu Viswambharan 		uint32_t cookie_hi,
344b10d4499SJeenu Viswambharan 		uint32_t cookie_lo,
345b10d4499SJeenu Viswambharan 		void *handle);
346b10d4499SJeenu Viswambharan 
3470ed8c001SSoby Mathew /* Optional functions for SP_MIN */
3480ed8c001SSoby Mathew void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
3490ed8c001SSoby Mathew 			u_register_t arg2, u_register_t arg3);
3500ed8c001SSoby Mathew 
3511af540efSRoberto Vargas /* global variables */
3521af540efSRoberto Vargas extern plat_psci_ops_t plat_arm_psci_pm_ops;
3531af540efSRoberto Vargas extern const mmap_region_t plat_arm_mmap[];
354ecd62429SJeenu Viswambharan extern const unsigned int arm_pm_idle_states[];
3551af540efSRoberto Vargas 
356b0c97dafSAditya Angadi /* secure watchdog */
357b0c97dafSAditya Angadi void plat_arm_secure_wdt_start(void);
358b0c97dafSAditya Angadi void plat_arm_secure_wdt_stop(void);
359b0c97dafSAditya Angadi 
3600e753437SManish V Badarkhe /* Get SOC-ID of ARM platform */
3610e753437SManish V Badarkhe uint32_t plat_arm_get_soc_id(void);
3620e753437SManish V Badarkhe 
36315b94cc1SAntonio Nino Diaz #endif /* PLAT_ARM_H */
364