xref: /rk3399_ARM-atf/include/plat/arm/common/plat_arm.h (revision b8ae68908de5560436c565ac22d59c0cbfc9a7df)
1b4315306SDan Handley /*
21cf3e2f0SManish V Badarkhe  * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
615b94cc1SAntonio Nino Diaz #ifndef PLAT_ARM_H
715b94cc1SAntonio Nino Diaz #define PLAT_ARM_H
8b4315306SDan Handley 
9d6dcbcadSLouis Mayencourt #include <stdbool.h>
10b4315306SDan Handley #include <stdint.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc_common.h>
1309d40e0eSAntonio Nino Diaz #include <lib/bakery_lock.h>
1409d40e0eSAntonio Nino Diaz #include <lib/cassert.h>
1509d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/cpu_data.h>
1609d40e0eSAntonio Nino Diaz #include <lib/spinlock.h>
1709d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1809d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h>
19b4315306SDan Handley 
20afc931f5SSandrine Bailleux /*******************************************************************************
21afc931f5SSandrine Bailleux  * Forward declarations
22afc931f5SSandrine Bailleux  ******************************************************************************/
23afc931f5SSandrine Bailleux struct meminfo;
24a8aa7fecSYatharth Kochar struct image_info;
25cab0b5b0SSoby Mathew struct bl_params;
26afc931f5SSandrine Bailleux 
2723411d2cSSummer Qin typedef struct arm_tzc_regions_info {
2823411d2cSSummer Qin 	unsigned long long base;
2923411d2cSSummer Qin 	unsigned long long end;
30af6491f8SAntonio Nino Diaz 	unsigned int sec_attr;
3123411d2cSSummer Qin 	unsigned int nsaid_permissions;
3223411d2cSSummer Qin } arm_tzc_regions_info_t;
3323411d2cSSummer Qin 
3423411d2cSSummer Qin /*******************************************************************************
3523411d2cSSummer Qin  * Default mapping definition of the TrustZone Controller for ARM standard
3623411d2cSSummer Qin  * platforms.
3723411d2cSSummer Qin  * Configure:
3823411d2cSSummer Qin  *   - Region 0 with no access;
3923411d2cSSummer Qin  *   - Region 1 with secure access only;
4023411d2cSSummer Qin  *   - the remaining DRAM regions access from the given Non-Secure masters.
4123411d2cSSummer Qin  ******************************************************************************/
42d836df71SManish V Badarkhe 
43d836df71SManish V Badarkhe #if ENABLE_RME
44d836df71SManish V Badarkhe #define ARM_TZC_RME_REGIONS_DEF						    \
45d836df71SManish V Badarkhe 	{ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},\
46d836df71SManish V Badarkhe 	{ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0},	    \
47d836df71SManish V Badarkhe 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS,	    \
48d836df71SManish V Badarkhe 		PLAT_ARM_TZC_NS_DEV_ACCESS},				    \
49d836df71SManish V Badarkhe 	/* Realm and Shared area share the same PAS */		    \
50d836df71SManish V Badarkhe 	{ARM_REALM_BASE, ARM_EL3_RMM_SHARED_END, ARM_TZC_NS_DRAM_S_ACCESS,  \
51d836df71SManish V Badarkhe 		PLAT_ARM_TZC_NS_DEV_ACCESS},				    \
52d836df71SManish V Badarkhe 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	    \
53d836df71SManish V Badarkhe 		PLAT_ARM_TZC_NS_DEV_ACCESS}
54d836df71SManish V Badarkhe #endif
55d836df71SManish V Badarkhe 
565df1dccdSNishant Sharma #if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP)
5723411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF						\
58c8720729SZelalem Aweke 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
5923411d2cSSummer Qin 		TZC_REGION_S_RDWR, 0},					\
6023411d2cSSummer Qin 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
6123411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS}, 				\
6223411d2cSSummer Qin 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
6323411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS},				\
640560efb9SArd Biesheuvel 	{PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE +	\
650560efb9SArd Biesheuvel 		PLAT_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE,	\
6623411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS}
6723411d2cSSummer Qin 
68c8720729SZelalem Aweke #elif ENABLE_RME
69d836df71SManish V Badarkhe #if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) &&  \
70d836df71SManish V Badarkhe MEASURED_BOOT
71c8720729SZelalem Aweke #define ARM_TZC_REGIONS_DEF					        \
72d836df71SManish V Badarkhe 	ARM_TZC_RME_REGIONS_DEF,					\
73d836df71SManish V Badarkhe 	{ARM_EVENT_LOG_DRAM1_BASE, ARM_EVENT_LOG_DRAM1_END,             \
74d836df71SManish V Badarkhe 		TZC_REGION_S_RDWR, 0}
75d836df71SManish V Badarkhe #else
76d836df71SManish V Badarkhe #define ARM_TZC_REGIONS_DEF					        \
77d836df71SManish V Badarkhe 	ARM_TZC_RME_REGIONS_DEF
78d836df71SManish V Badarkhe #endif
79c8720729SZelalem Aweke 
8023411d2cSSummer Qin #else
8123411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF						\
82c8720729SZelalem Aweke 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
8323411d2cSSummer Qin 		TZC_REGION_S_RDWR, 0},					\
8423411d2cSSummer Qin 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
8523411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS},	 			\
8623411d2cSSummer Qin 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
8723411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS}
8823411d2cSSummer Qin #endif
8923411d2cSSummer Qin 
90b4315306SDan Handley #define ARM_CASSERT_MMAP						  \
91053b4f92SChris Kay 	CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
92053b4f92SChris Kay 		assert_plat_arm_mmap_mismatch);				  \
93053b4f92SChris Kay 	CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS)		  \
94b4315306SDan Handley 		<= MAX_MMAP_REGIONS,					  \
95b4315306SDan Handley 		assert_max_mmap_regions);
96b4315306SDan Handley 
971eb735d7SRoberto Vargas void arm_setup_romlib(void);
981eb735d7SRoberto Vargas 
99402b3cf8SJulius Werner #if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
100b4315306SDan Handley /*
101b4315306SDan Handley  * Use this macro to instantiate lock before it is used in below
102b4315306SDan Handley  * arm_lock_xxx() macros
103b4315306SDan Handley  */
1041931d1d7SSandrine Bailleux #define ARM_INSTANTIATE_LOCK	static DEFINE_BAKERY_LOCK(arm_lock)
105c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE	(&arm_lock)
10632aee841SRoberto Vargas 
10732aee841SRoberto Vargas #if !HW_ASSISTED_COHERENCY
10832aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK	DEFINE_BAKERY_LOCK(arm_scmi_lock)
10932aee841SRoberto Vargas #else
11032aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK	spinlock_t arm_scmi_lock
11132aee841SRoberto Vargas #endif
11232aee841SRoberto Vargas #define ARM_SCMI_LOCK_GET_INSTANCE	(&arm_scmi_lock)
11332aee841SRoberto Vargas 
114b4315306SDan Handley /*
115b4315306SDan Handley  * These are wrapper macros to the Coherent Memory Bakery Lock API.
116b4315306SDan Handley  */
117b4315306SDan Handley #define arm_lock_init()		bakery_lock_init(&arm_lock)
118b4315306SDan Handley #define arm_lock_get()		bakery_lock_get(&arm_lock)
119b4315306SDan Handley #define arm_lock_release()	bakery_lock_release(&arm_lock)
120b4315306SDan Handley 
121b4315306SDan Handley #else
122b4315306SDan Handley 
123b4315306SDan Handley /*
1246f249345SYatharth Kochar  * Empty macros for all other BL stages other than BL31 and BL32
125b4315306SDan Handley  */
12619583169SJeenu Viswambharan #define ARM_INSTANTIATE_LOCK	static int arm_lock __unused
127c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE	0
128b4315306SDan Handley #define arm_lock_init()
129b4315306SDan Handley #define arm_lock_get()
130b4315306SDan Handley #define arm_lock_release()
131b4315306SDan Handley 
132402b3cf8SJulius Werner #endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
133b4315306SDan Handley 
1342204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC
1352204afdeSSoby Mathew /*
1362204afdeSSoby Mathew  * Macros used to parse state information from State-ID if it is using the
1372204afdeSSoby Mathew  * recommended encoding for State-ID.
1382204afdeSSoby Mathew  */
1392204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_WIDTH		4
1402204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_MASK		((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
1412204afdeSSoby Mathew 
142e75cc247SWing Li #if PSCI_OS_INIT_MODE
143e75cc247SWing Li #define ARM_LAST_AT_PLVL_MASK		(ARM_LOCAL_PSTATE_MASK <<	\
144e75cc247SWing Li 					 (ARM_LOCAL_PSTATE_WIDTH *	\
145e75cc247SWing Li 					  (PLAT_MAX_PWR_LVL + 1)))
146e75cc247SWing Li #endif /* __PSCI_OS_INIT_MODE__ */
147e75cc247SWing Li 
1482204afdeSSoby Mathew /* Macros to construct the composite power state */
1492204afdeSSoby Mathew 
1502204afdeSSoby Mathew /* Make composite power state parameter till power level 0 */
1512204afdeSSoby Mathew #if PSCI_EXTENDED_STATE_ID
1522204afdeSSoby Mathew 
1532204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
1542204afdeSSoby Mathew 		(((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
1552204afdeSSoby Mathew #else
1562204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
1572204afdeSSoby Mathew 		(((lvl0_state) << PSTATE_ID_SHIFT) | \
1582204afdeSSoby Mathew 		((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
1592204afdeSSoby Mathew 		((type) << PSTATE_TYPE_SHIFT))
1602204afdeSSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */
1612204afdeSSoby Mathew 
1622204afdeSSoby Mathew /* Make composite power state parameter till power level 1 */
1632204afdeSSoby Mathew #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
1642204afdeSSoby Mathew 		(((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
1652204afdeSSoby Mathew 		arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
1662204afdeSSoby Mathew 
1675f3a6030SSoby Mathew /* Make composite power state parameter till power level 2 */
1685f3a6030SSoby Mathew #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
1695f3a6030SSoby Mathew 		(((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
1705f3a6030SSoby Mathew 		arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
1715f3a6030SSoby Mathew 
1722204afdeSSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */
1732204afdeSSoby Mathew 
174b10d4499SJeenu Viswambharan /* ARM State switch error codes */
175b10d4499SJeenu Viswambharan #define STATE_SW_E_PARAM		(-2)
176b10d4499SJeenu Viswambharan #define STATE_SW_E_DENIED		(-3)
177b4315306SDan Handley 
178a6ffddecSMax Shvetsov /* plat_get_rotpk_info() flags */
179a6ffddecSMax Shvetsov #define ARM_ROTPK_REGS_ID			1
180a6ffddecSMax Shvetsov #define ARM_ROTPK_DEVEL_RSA_ID			2
181a6ffddecSMax Shvetsov #define ARM_ROTPK_DEVEL_ECDSA_ID		3
1825f899286Slaurenw-arm #define ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID	4
183*b8ae6890Slaurenw-arm #define ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID	5
184*b8ae6890Slaurenw-arm 
185*b8ae6890Slaurenw-arm #define ARM_USE_DEVEL_ROTPK							\
186*b8ae6890Slaurenw-arm 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_RSA_ID) ||			\
187*b8ae6890Slaurenw-arm 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_ECDSA_ID) ||			\
188*b8ae6890Slaurenw-arm 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID) ||	\
189*b8ae6890Slaurenw-arm 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID)
1900e753437SManish V Badarkhe 
191b4315306SDan Handley /* IO storage utility functions */
19297399821SLouis Mayencourt int arm_io_setup(void);
193b4315306SDan Handley 
194ef1daa42SManish V Badarkhe /* Set image specification in IO block policy */
1952f1177b2SManish V Badarkhe int arm_set_image_source(unsigned int image_id, const char *part_name,
1962f1177b2SManish V Badarkhe 			 uintptr_t *dev_handle, uintptr_t *image_spec);
1972f1177b2SManish V Badarkhe void arm_set_fip_addr(uint32_t active_fw_bank_idx);
198ef1daa42SManish V Badarkhe 
199b4315306SDan Handley /* Security utility functions */
2004ed16765SSuyash Pathak void arm_tzc400_setup(uintptr_t tzc_base,
2014ed16765SSuyash Pathak 			const arm_tzc_regions_info_t *tzc_regions);
202618f0feeSVikram Kanigiri struct tzc_dmc500_driver_data;
20323411d2cSSummer Qin void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
20423411d2cSSummer Qin 			const arm_tzc_regions_info_t *tzc_regions);
205b4315306SDan Handley 
20688a0523eSAntonio Nino Diaz /* Console utility functions */
20788a0523eSAntonio Nino Diaz void arm_console_boot_init(void);
20888a0523eSAntonio Nino Diaz void arm_console_boot_end(void);
20988a0523eSAntonio Nino Diaz void arm_console_runtime_init(void);
21088a0523eSAntonio Nino Diaz void arm_console_runtime_end(void);
21188a0523eSAntonio Nino Diaz 
212c1bb8a05SSoby Mathew /* Systimer utility function */
213c1bb8a05SSoby Mathew void arm_configure_sys_timer(void);
214c1bb8a05SSoby Mathew 
215b4315306SDan Handley /* PM utility functions */
21638dce70fSSoby Mathew int arm_validate_power_state(unsigned int power_state,
21738dce70fSSoby Mathew 			    psci_power_state_t *req_state);
21871e7a4e5SJeenu Viswambharan int arm_validate_psci_entrypoint(uintptr_t entrypoint);
219f9e858b1SSoby Mathew int arm_validate_ns_entrypoint(uintptr_t entrypoint);
220e35a3fb5SSoby Mathew void arm_system_pwr_domain_save(void);
221c1bb8a05SSoby Mathew void arm_system_pwr_domain_resume(void);
222dc6aad2eSRoberto Vargas int arm_psci_read_mem_protect(int *enabled);
223f145403cSRoberto Vargas int arm_nor_psci_write_mem_protect(int val);
224638b034cSRoberto Vargas void arm_nor_psci_do_static_mem_protect(void);
225638b034cSRoberto Vargas void arm_nor_psci_do_dyn_mem_protect(void);
226f145403cSRoberto Vargas int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
22738dce70fSSoby Mathew 
22838dce70fSSoby Mathew /* Topology utility function */
22938dce70fSSoby Mathew int arm_check_mpidr(u_register_t mpidr);
230b4315306SDan Handley 
231b4315306SDan Handley /* BL1 utility functions */
232b4315306SDan Handley void arm_bl1_early_platform_setup(void);
233b4315306SDan Handley void arm_bl1_platform_setup(void);
234b4315306SDan Handley void arm_bl1_plat_arch_setup(void);
235b4315306SDan Handley 
236b4315306SDan Handley /* BL2 utility functions */
23782869675SManish V Badarkhe void arm_bl2_early_platform_setup(uintptr_t fw_config, struct meminfo *mem_layout);
238b4315306SDan Handley void arm_bl2_platform_setup(void);
239b4315306SDan Handley void arm_bl2_plat_arch_setup(void);
240b4315306SDan Handley uint32_t arm_get_spsr_for_bl32_entry(void);
241b4315306SDan Handley uint32_t arm_get_spsr_for_bl33_entry(void);
242609e053cSAmbroise Vincent int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
24307570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id);
2445b8d50e4SSathees Balya struct bl_params *arm_get_next_bl_params(void);
245b4315306SDan Handley 
24681528dbcSRoberto Vargas /* BL2 at EL3 functions */
24781528dbcSRoberto Vargas void arm_bl2_el3_early_platform_setup(void);
24881528dbcSRoberto Vargas void arm_bl2_el3_plat_arch_setup(void);
24981528dbcSRoberto Vargas 
250dcda29f6SYatharth Kochar /* BL2U utility functions */
251dcda29f6SYatharth Kochar void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
252dcda29f6SYatharth Kochar 				void *plat_info);
253dcda29f6SYatharth Kochar void arm_bl2u_platform_setup(void);
254dcda29f6SYatharth Kochar void arm_bl2u_plat_arch_setup(void);
255dcda29f6SYatharth Kochar 
256d178637dSJuan Castillo /* BL31 utility functions */
2570c306cc0SSoby Mathew void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
2580c306cc0SSoby Mathew 				uintptr_t hw_config, void *plat_params_from_bl2);
259b4315306SDan Handley void arm_bl31_platform_setup(void);
260080225daSSoby Mathew void arm_bl31_plat_runtime_setup(void);
261b4315306SDan Handley void arm_bl31_plat_arch_setup(void);
262b4315306SDan Handley 
263b4315306SDan Handley /* TSP utility functions */
264b4315306SDan Handley void arm_tsp_early_platform_setup(void);
265b4315306SDan Handley 
266181bbd41SSoby Mathew /* SP_MIN utility functions */
2670c306cc0SSoby Mathew void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
2680c306cc0SSoby Mathew 				uintptr_t hw_config, void *plat_params_from_bl2);
26921568304SDimitris Papastamos void arm_sp_min_plat_runtime_setup(void);
27026d1e0c3SMadhukar Pappireddy void arm_sp_min_plat_arch_setup(void);
271181bbd41SSoby Mathew 
272436223deSYatharth Kochar /* FIP TOC validity check */
273d6dcbcadSLouis Mayencourt bool arm_io_is_toc_valid(void);
274b4315306SDan Handley 
275c228956aSSoby Mathew /* Utility functions for Dynamic Config */
276cab0b5b0SSoby Mathew void arm_bl2_dyn_cfg_init(void);
277ba597da7SJohn Tsichritzis void arm_bl1_set_mbedtls_heap(void);
278ba597da7SJohn Tsichritzis int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
279c228956aSSoby Mathew 
2800ab49645SAlexei Fedorov #if MEASURED_BOOT
281efa65218SManish V Badarkhe int arm_set_tos_fw_info(uintptr_t log_addr, size_t log_size);
282efa65218SManish V Badarkhe int arm_set_nt_fw_info(
2837b4e1fbbSAlexei Fedorov /*
2847b4e1fbbSAlexei Fedorov  * Currently OP-TEE does not support reading DTBs from Secure memory
2857b4e1fbbSAlexei Fedorov  * and this option should be removed when feature is supported.
2867b4e1fbbSAlexei Fedorov  */
2877b4e1fbbSAlexei Fedorov #ifdef SPD_opteed
2887b4e1fbbSAlexei Fedorov 			uintptr_t log_addr,
2890ab49645SAlexei Fedorov #endif
2907b4e1fbbSAlexei Fedorov 			size_t log_size, uintptr_t *ns_log_addr);
2911cf3e2f0SManish V Badarkhe int arm_set_tb_fw_info(uintptr_t log_addr, size_t log_size,
2921cf3e2f0SManish V Badarkhe 		       size_t log_max_size);
2931cf3e2f0SManish V Badarkhe int arm_get_tb_fw_info(uint64_t *log_addr, size_t *log_size,
2941cf3e2f0SManish V Badarkhe 		       size_t *log_max_size);
2957b4e1fbbSAlexei Fedorov #endif /* MEASURED_BOOT */
2960ab49645SAlexei Fedorov 
297b4315306SDan Handley /*
298cb4adb0dSDaniel Boulby  * Free the memory storing initialization code only used during an images boot
299cb4adb0dSDaniel Boulby  * time so it can be reclaimed for runtime data
300cb4adb0dSDaniel Boulby  */
301cb4adb0dSDaniel Boulby void arm_free_init_memory(void);
302cb4adb0dSDaniel Boulby 
303cb4adb0dSDaniel Boulby /*
30460e8f3cfSPetre-Ionut Tudor  * Make the higher level translation tables read-only
30560e8f3cfSPetre-Ionut Tudor  */
30660e8f3cfSPetre-Ionut Tudor void arm_xlat_make_tables_readonly(void);
30760e8f3cfSPetre-Ionut Tudor 
30860e8f3cfSPetre-Ionut Tudor /*
309b4315306SDan Handley  * Mandatory functions required in ARM standard platforms
310b4315306SDan Handley  */
3110108047aSSoby Mathew unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
31227573c59SAchin Gupta void plat_arm_gic_driver_init(void);
313b4315306SDan Handley void plat_arm_gic_init(void);
31427573c59SAchin Gupta void plat_arm_gic_cpuif_enable(void);
31527573c59SAchin Gupta void plat_arm_gic_cpuif_disable(void);
316d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_on(void);
317d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_off(void);
31827573c59SAchin Gupta void plat_arm_gic_pcpu_init(void);
319e35a3fb5SSoby Mathew void plat_arm_gic_save(void);
320e35a3fb5SSoby Mathew void plat_arm_gic_resume(void);
321b4315306SDan Handley void plat_arm_security_setup(void);
322b4315306SDan Handley void plat_arm_pwrc_setup(void);
3236355f234SVikram Kanigiri void plat_arm_interconnect_init(void);
3246355f234SVikram Kanigiri void plat_arm_interconnect_enter_coherency(void);
3256355f234SVikram Kanigiri void plat_arm_interconnect_exit_coherency(void);
3262a246d2eSDimitris Papastamos void plat_arm_program_trusted_mailbox(uintptr_t address);
327d6dcbcadSLouis Mayencourt bool plat_arm_bl1_fwu_needed(void);
32837b70031SAmbroise Vincent __dead2 void plat_arm_error_handler(int err);
329586f60ccSManish V Badarkhe __dead2 void plat_arm_system_reset(void);
330b4315306SDan Handley 
33174c21244SVijayenthiran Subramaniam /*
332a6ffddecSMax Shvetsov  * Optional functions in ARM standard platforms
33374c21244SVijayenthiran Subramaniam  */
33474c21244SVijayenthiran Subramaniam void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);
33588005701SSandrine Bailleux int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
336a6ffddecSMax Shvetsov 	unsigned int *flags);
337a6ffddecSMax Shvetsov int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
338a6ffddecSMax Shvetsov 	unsigned int *flags);
339a6ffddecSMax Shvetsov int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
340a6ffddecSMax Shvetsov 	unsigned int *flags);
341a6ffddecSMax Shvetsov int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
342a6ffddecSMax Shvetsov 	unsigned int *flags);
34374c21244SVijayenthiran Subramaniam 
344d8d6cf24SSummer Qin #if ARM_PLAT_MT
345d8d6cf24SSummer Qin unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
346d8d6cf24SSummer Qin #endif
347d8d6cf24SSummer Qin 
348a8aa7fecSYatharth Kochar /*
349a8aa7fecSYatharth Kochar  * This function is called after loading SCP_BL2 image and it is used to perform
350a8aa7fecSYatharth Kochar  * any platform-specific actions required to handle the SCP firmware.
351a8aa7fecSYatharth Kochar  */
352a8aa7fecSYatharth Kochar int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
353a8aa7fecSYatharth Kochar 
354b4315306SDan Handley /*
355b4315306SDan Handley  * Optional functions required in ARM standard platforms
356b4315306SDan Handley  */
357b4315306SDan Handley void plat_arm_io_setup(void);
358b4315306SDan Handley int plat_arm_get_alt_image_source(
35916948ae1SJuan Castillo 	unsigned int image_id,
36016948ae1SJuan Castillo 	uintptr_t *dev_handle,
36116948ae1SJuan Castillo 	uintptr_t *image_spec);
36238dce70fSSoby Mathew unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
36365cb1c4cSVikram Kanigiri const mmap_region_t *plat_arm_get_mmap(void);
364b4315306SDan Handley 
3655486a965SSoby Mathew /* Allow platform to override psci_pm_ops during runtime */
3665486a965SSoby Mathew const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
3675486a965SSoby Mathew 
368b10d4499SJeenu Viswambharan /* Execution state switch in ARM platforms */
369b10d4499SJeenu Viswambharan int arm_execution_state_switch(unsigned int smc_fid,
370b10d4499SJeenu Viswambharan 		uint32_t pc_hi,
371b10d4499SJeenu Viswambharan 		uint32_t pc_lo,
372b10d4499SJeenu Viswambharan 		uint32_t cookie_hi,
373b10d4499SJeenu Viswambharan 		uint32_t cookie_lo,
374b10d4499SJeenu Viswambharan 		void *handle);
375b10d4499SJeenu Viswambharan 
3760ed8c001SSoby Mathew /* Optional functions for SP_MIN */
3770ed8c001SSoby Mathew void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
3780ed8c001SSoby Mathew 			u_register_t arg2, u_register_t arg3);
3790ed8c001SSoby Mathew 
3801af540efSRoberto Vargas /* global variables */
3811af540efSRoberto Vargas extern plat_psci_ops_t plat_arm_psci_pm_ops;
3821af540efSRoberto Vargas extern const mmap_region_t plat_arm_mmap[];
383ecd62429SJeenu Viswambharan extern const unsigned int arm_pm_idle_states[];
3841af540efSRoberto Vargas 
385b0c97dafSAditya Angadi /* secure watchdog */
386b0c97dafSAditya Angadi void plat_arm_secure_wdt_start(void);
387b0c97dafSAditya Angadi void plat_arm_secure_wdt_stop(void);
38828b2d86cSMadhukar Pappireddy void plat_arm_secure_wdt_refresh(void);
389b0c97dafSAditya Angadi 
3900e753437SManish V Badarkhe /* Get SOC-ID of ARM platform */
3910e753437SManish V Badarkhe uint32_t plat_arm_get_soc_id(void);
3920e753437SManish V Badarkhe 
39315b94cc1SAntonio Nino Diaz #endif /* PLAT_ARM_H */
394