1b4315306SDan Handley /* 28187b95eSJayanth Dodderi Chidanand * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 615b94cc1SAntonio Nino Diaz #ifndef PLAT_ARM_H 715b94cc1SAntonio Nino Diaz #define PLAT_ARM_H 8b4315306SDan Handley 9d6dcbcadSLouis Mayencourt #include <stdbool.h> 10b4315306SDan Handley #include <stdint.h> 1109d40e0eSAntonio Nino Diaz 12a5566f65SHarrison Mutai #include <common/desc_image_load.h> 135d893410SBoyan Karatotev #include <drivers/arm/gic.h> 1409d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc_common.h> 1509d40e0eSAntonio Nino Diaz #include <lib/bakery_lock.h> 1609d40e0eSAntonio Nino Diaz #include <lib/cassert.h> 1709d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/cpu_data.h> 1886e4859aSRohit Mathew #include <lib/gpt_rme/gpt_rme.h> 1909d40e0eSAntonio Nino Diaz #include <lib/spinlock.h> 2009d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 2109d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h> 22*b5d0740eSHarrison Mutai #if TRANSFER_LIST 23*b5d0740eSHarrison Mutai #include <transfer_list.h> 24*b5d0740eSHarrison Mutai #endif 25b4315306SDan Handley 26afc931f5SSandrine Bailleux /******************************************************************************* 27afc931f5SSandrine Bailleux * Forward declarations 28afc931f5SSandrine Bailleux ******************************************************************************/ 29afc931f5SSandrine Bailleux struct meminfo; 30a8aa7fecSYatharth Kochar struct image_info; 31cab0b5b0SSoby Mathew struct bl_params; 32afc931f5SSandrine Bailleux 3323411d2cSSummer Qin typedef struct arm_tzc_regions_info { 3423411d2cSSummer Qin unsigned long long base; 3523411d2cSSummer Qin unsigned long long end; 36af6491f8SAntonio Nino Diaz unsigned int sec_attr; 3723411d2cSSummer Qin unsigned int nsaid_permissions; 3823411d2cSSummer Qin } arm_tzc_regions_info_t; 3923411d2cSSummer Qin 4086e4859aSRohit Mathew typedef struct arm_gpt_info { 4186e4859aSRohit Mathew pas_region_t *pas_region_base; 4286e4859aSRohit Mathew unsigned int pas_region_count; 4386e4859aSRohit Mathew uintptr_t l0_base; 4486e4859aSRohit Mathew uintptr_t l1_base; 4586e4859aSRohit Mathew size_t l0_size; 4686e4859aSRohit Mathew size_t l1_size; 4786e4859aSRohit Mathew gpccr_pps_e pps; 4886e4859aSRohit Mathew gpccr_pgs_e pgs; 4986e4859aSRohit Mathew } arm_gpt_info_t; 5086e4859aSRohit Mathew 5123411d2cSSummer Qin /******************************************************************************* 5223411d2cSSummer Qin * Default mapping definition of the TrustZone Controller for ARM standard 5323411d2cSSummer Qin * platforms. 5423411d2cSSummer Qin * Configure: 5523411d2cSSummer Qin * - Region 0 with no access; 5623411d2cSSummer Qin * - Region 1 with secure access only; 5723411d2cSSummer Qin * - the remaining DRAM regions access from the given Non-Secure masters. 5823411d2cSSummer Qin ******************************************************************************/ 59d836df71SManish V Badarkhe 60d836df71SManish V Badarkhe #if ENABLE_RME 61d836df71SManish V Badarkhe #define ARM_TZC_RME_REGIONS_DEF \ 62d836df71SManish V Badarkhe {ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},\ 63d836df71SManish V Badarkhe {ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0}, \ 64d836df71SManish V Badarkhe {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 65d836df71SManish V Badarkhe PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 66d836df71SManish V Badarkhe /* Realm and Shared area share the same PAS */ \ 67d836df71SManish V Badarkhe {ARM_REALM_BASE, ARM_EL3_RMM_SHARED_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 68d836df71SManish V Badarkhe PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 69d836df71SManish V Badarkhe {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 70d836df71SManish V Badarkhe PLAT_ARM_TZC_NS_DEV_ACCESS} 71d836df71SManish V Badarkhe #endif 72d836df71SManish V Badarkhe 735df1dccdSNishant Sharma #if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP) 7423411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF \ 7523411d2cSSummer Qin {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 7623411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 7719228752SOlivier Deprez {ARM_AP_TZC_DRAM1_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE - 1), \ 7819228752SOlivier Deprez TZC_REGION_S_RDWR, 0}, \ 790560efb9SArd Biesheuvel {PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE + \ 8019228752SOlivier Deprez PLAT_SP_IMAGE_NS_BUF_SIZE - 1), TZC_REGION_S_NONE, \ 8119228752SOlivier Deprez PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 8219228752SOlivier Deprez {PLAT_SP_IMAGE_STACK_BASE, ARM_EL3_TZC_DRAM1_END, \ 8319228752SOlivier Deprez TZC_REGION_S_RDWR, 0}, \ 8419228752SOlivier Deprez {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 8523411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS} 8623411d2cSSummer Qin 87c8720729SZelalem Aweke #elif ENABLE_RME 88d836df71SManish V Badarkhe #if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \ 89d836df71SManish V Badarkhe MEASURED_BOOT 90c8720729SZelalem Aweke #define ARM_TZC_REGIONS_DEF \ 91d836df71SManish V Badarkhe ARM_TZC_RME_REGIONS_DEF, \ 92d836df71SManish V Badarkhe {ARM_EVENT_LOG_DRAM1_BASE, ARM_EVENT_LOG_DRAM1_END, \ 93d836df71SManish V Badarkhe TZC_REGION_S_RDWR, 0} 94d836df71SManish V Badarkhe #else 95d836df71SManish V Badarkhe #define ARM_TZC_REGIONS_DEF \ 96d836df71SManish V Badarkhe ARM_TZC_RME_REGIONS_DEF 97d836df71SManish V Badarkhe #endif 98c8720729SZelalem Aweke 9923411d2cSSummer Qin #else 10023411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF \ 101c8720729SZelalem Aweke {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\ 10223411d2cSSummer Qin TZC_REGION_S_RDWR, 0}, \ 10323411d2cSSummer Qin {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 10423411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 10523411d2cSSummer Qin {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 10623411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS} 10723411d2cSSummer Qin #endif 10823411d2cSSummer Qin 109b4315306SDan Handley #define ARM_CASSERT_MMAP \ 110053b4f92SChris Kay CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \ 111053b4f92SChris Kay assert_plat_arm_mmap_mismatch); \ 112053b4f92SChris Kay CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \ 113b4315306SDan Handley <= MAX_MMAP_REGIONS, \ 114b4315306SDan Handley assert_max_mmap_regions); 115b4315306SDan Handley 1161eb735d7SRoberto Vargas void arm_setup_romlib(void); 1171eb735d7SRoberto Vargas 118402b3cf8SJulius Werner #if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) 119b4315306SDan Handley /* 120b4315306SDan Handley * Use this macro to instantiate lock before it is used in below 121b4315306SDan Handley * arm_lock_xxx() macros 122b4315306SDan Handley */ 1231931d1d7SSandrine Bailleux #define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock) 124c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE (&arm_lock) 12532aee841SRoberto Vargas 12632aee841SRoberto Vargas #if !HW_ASSISTED_COHERENCY 12732aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock) 12832aee841SRoberto Vargas #else 12932aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock 13032aee841SRoberto Vargas #endif 13132aee841SRoberto Vargas #define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock) 13232aee841SRoberto Vargas 133b4315306SDan Handley /* 134b4315306SDan Handley * These are wrapper macros to the Coherent Memory Bakery Lock API. 135b4315306SDan Handley */ 136b4315306SDan Handley #define arm_lock_init() bakery_lock_init(&arm_lock) 137b4315306SDan Handley #define arm_lock_get() bakery_lock_get(&arm_lock) 138b4315306SDan Handley #define arm_lock_release() bakery_lock_release(&arm_lock) 139b4315306SDan Handley 140b4315306SDan Handley #else 141b4315306SDan Handley 142b4315306SDan Handley /* 1436f249345SYatharth Kochar * Empty macros for all other BL stages other than BL31 and BL32 144b4315306SDan Handley */ 14519583169SJeenu Viswambharan #define ARM_INSTANTIATE_LOCK static int arm_lock __unused 146c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE 0 147b4315306SDan Handley #define arm_lock_init() 148b4315306SDan Handley #define arm_lock_get() 149b4315306SDan Handley #define arm_lock_release() 150b4315306SDan Handley 151402b3cf8SJulius Werner #endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */ 152b4315306SDan Handley 153abdb953bSHarrison Mutai #ifdef __aarch64__ 154abdb953bSHarrison Mutai #define TL_TAG_EXEC_EP_INFO TL_TAG_EXEC_EP_INFO64 155abdb953bSHarrison Mutai #define TL_TAG_SRAM_LAYOUT TL_TAG_SRAM_LAYOUT64 156abdb953bSHarrison Mutai #else 157abdb953bSHarrison Mutai #define TL_TAG_EXEC_EP_INFO TL_TAG_EXEC_EP_INFO32 158abdb953bSHarrison Mutai #define TL_TAG_SRAM_LAYOUT TL_TAG_SRAM_LAYOUT32 159abdb953bSHarrison Mutai #endif 160abdb953bSHarrison Mutai 1612204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC 1622204afdeSSoby Mathew /* 1632204afdeSSoby Mathew * Macros used to parse state information from State-ID if it is using the 1642204afdeSSoby Mathew * recommended encoding for State-ID. 1652204afdeSSoby Mathew */ 1662204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_WIDTH 4 1672204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1) 1682204afdeSSoby Mathew 1690a9c244bSJayanth Dodderi Chidanand /* Last in Level for the OS-initiated */ 170e75cc247SWing Li #define ARM_LAST_AT_PLVL_MASK (ARM_LOCAL_PSTATE_MASK << \ 171e75cc247SWing Li (ARM_LOCAL_PSTATE_WIDTH * \ 172e75cc247SWing Li (PLAT_MAX_PWR_LVL + 1))) 173e75cc247SWing Li 1742204afdeSSoby Mathew /* Macros to construct the composite power state */ 1752204afdeSSoby Mathew 1762204afdeSSoby Mathew /* Make composite power state parameter till power level 0 */ 1772204afdeSSoby Mathew #if PSCI_EXTENDED_STATE_ID 1782204afdeSSoby Mathew 1792204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ 1802204afdeSSoby Mathew (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT)) 1812204afdeSSoby Mathew #else 1822204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ 1832204afdeSSoby Mathew (((lvl0_state) << PSTATE_ID_SHIFT) | \ 1842204afdeSSoby Mathew ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \ 1852204afdeSSoby Mathew ((type) << PSTATE_TYPE_SHIFT)) 1862204afdeSSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */ 1872204afdeSSoby Mathew 1882204afdeSSoby Mathew /* Make composite power state parameter till power level 1 */ 1892204afdeSSoby Mathew #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ 1902204afdeSSoby Mathew (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \ 1912204afdeSSoby Mathew arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type)) 1922204afdeSSoby Mathew 1935f3a6030SSoby Mathew /* Make composite power state parameter till power level 2 */ 1945f3a6030SSoby Mathew #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \ 1955f3a6030SSoby Mathew (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \ 1965f3a6030SSoby Mathew arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type)) 1975f3a6030SSoby Mathew 1982204afdeSSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */ 1992204afdeSSoby Mathew 200b10d4499SJeenu Viswambharan /* ARM State switch error codes */ 201b10d4499SJeenu Viswambharan #define STATE_SW_E_PARAM (-2) 202b10d4499SJeenu Viswambharan #define STATE_SW_E_DENIED (-3) 203b4315306SDan Handley 204a6ffddecSMax Shvetsov /* plat_get_rotpk_info() flags */ 205a6ffddecSMax Shvetsov #define ARM_ROTPK_REGS_ID 1 206a6ffddecSMax Shvetsov #define ARM_ROTPK_DEVEL_RSA_ID 2 207a6ffddecSMax Shvetsov #define ARM_ROTPK_DEVEL_ECDSA_ID 3 2085f899286Slaurenw-arm #define ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID 4 209b8ae6890Slaurenw-arm #define ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID 5 210b8ae6890Slaurenw-arm 211b8ae6890Slaurenw-arm #define ARM_USE_DEVEL_ROTPK \ 212b8ae6890Slaurenw-arm (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_RSA_ID) || \ 213b8ae6890Slaurenw-arm (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_ECDSA_ID) || \ 214b8ae6890Slaurenw-arm (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID) || \ 215b8ae6890Slaurenw-arm (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID) 2160e753437SManish V Badarkhe 217b4315306SDan Handley /* IO storage utility functions */ 21897399821SLouis Mayencourt int arm_io_setup(void); 219b4315306SDan Handley 220ef1daa42SManish V Badarkhe /* Set image specification in IO block policy */ 2212f1177b2SManish V Badarkhe int arm_set_image_source(unsigned int image_id, const char *part_name, 2222f1177b2SManish V Badarkhe uintptr_t *dev_handle, uintptr_t *image_spec); 2232f1177b2SManish V Badarkhe void arm_set_fip_addr(uint32_t active_fw_bank_idx); 224ef1daa42SManish V Badarkhe 225b4315306SDan Handley /* Security utility functions */ 2264ed16765SSuyash Pathak void arm_tzc400_setup(uintptr_t tzc_base, 2274ed16765SSuyash Pathak const arm_tzc_regions_info_t *tzc_regions); 228618f0feeSVikram Kanigiri struct tzc_dmc500_driver_data; 22923411d2cSSummer Qin void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data, 23023411d2cSSummer Qin const arm_tzc_regions_info_t *tzc_regions); 231b4315306SDan Handley 23288a0523eSAntonio Nino Diaz /* Console utility functions */ 23388a0523eSAntonio Nino Diaz void arm_console_boot_init(void); 23488a0523eSAntonio Nino Diaz void arm_console_boot_end(void); 23588a0523eSAntonio Nino Diaz void arm_console_runtime_init(void); 23688a0523eSAntonio Nino Diaz void arm_console_runtime_end(void); 23788a0523eSAntonio Nino Diaz 238c1bb8a05SSoby Mathew /* Systimer utility function */ 239c1bb8a05SSoby Mathew void arm_configure_sys_timer(void); 240c1bb8a05SSoby Mathew 241b4315306SDan Handley /* PM utility functions */ 24238dce70fSSoby Mathew int arm_validate_power_state(unsigned int power_state, 24338dce70fSSoby Mathew psci_power_state_t *req_state); 24471e7a4e5SJeenu Viswambharan int arm_validate_psci_entrypoint(uintptr_t entrypoint); 245f9e858b1SSoby Mathew int arm_validate_ns_entrypoint(uintptr_t entrypoint); 246e35a3fb5SSoby Mathew void arm_system_pwr_domain_save(void); 247c1bb8a05SSoby Mathew void arm_system_pwr_domain_resume(void); 248dc6aad2eSRoberto Vargas int arm_psci_read_mem_protect(int *enabled); 249f145403cSRoberto Vargas int arm_nor_psci_write_mem_protect(int val); 250638b034cSRoberto Vargas void arm_nor_psci_do_static_mem_protect(void); 251638b034cSRoberto Vargas void arm_nor_psci_do_dyn_mem_protect(void); 252f145403cSRoberto Vargas int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length); 25338dce70fSSoby Mathew 25438dce70fSSoby Mathew /* Topology utility function */ 25538dce70fSSoby Mathew int arm_check_mpidr(u_register_t mpidr); 256b4315306SDan Handley 257b4315306SDan Handley /* BL1 utility functions */ 258b4315306SDan Handley void arm_bl1_early_platform_setup(void); 259b4315306SDan Handley void arm_bl1_platform_setup(void); 260b4315306SDan Handley void arm_bl1_plat_arch_setup(void); 261b4315306SDan Handley 262b4315306SDan Handley /* BL2 utility functions */ 2638187b95eSJayanth Dodderi Chidanand void arm_bl2_early_platform_setup(u_register_t arg0, u_register_t arg1, 2648187b95eSJayanth Dodderi Chidanand u_register_t arg2, u_register_t arg3); 265b4315306SDan Handley void arm_bl2_platform_setup(void); 266b4315306SDan Handley void arm_bl2_plat_arch_setup(void); 267b4315306SDan Handley uint32_t arm_get_spsr_for_bl32_entry(void); 268b4315306SDan Handley uint32_t arm_get_spsr_for_bl33_entry(void); 269609e053cSAmbroise Vincent int arm_bl2_plat_handle_post_image_load(unsigned int image_id); 27007570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id); 2715b8d50e4SSathees Balya struct bl_params *arm_get_next_bl_params(void); 272a5566f65SHarrison Mutai void arm_bl2_setup_next_ep_info(bl_mem_params_node_t *next_param_node); 273b4315306SDan Handley 27481528dbcSRoberto Vargas /* BL2 at EL3 functions */ 27581528dbcSRoberto Vargas void arm_bl2_el3_early_platform_setup(void); 27681528dbcSRoberto Vargas void arm_bl2_el3_plat_arch_setup(void); 277973e0b7fSDivin Raj #if ARM_FW_CONFIG_LOAD_ENABLE 278973e0b7fSDivin Raj void arm_bl2_el3_plat_config_load(void); 279973e0b7fSDivin Raj #endif /* ARM_FW_CONFIG_LOAD_ENABLE */ 28081528dbcSRoberto Vargas 281dcda29f6SYatharth Kochar /* BL2U utility functions */ 282dcda29f6SYatharth Kochar void arm_bl2u_early_platform_setup(struct meminfo *mem_layout, 283dcda29f6SYatharth Kochar void *plat_info); 284dcda29f6SYatharth Kochar void arm_bl2u_platform_setup(void); 285dcda29f6SYatharth Kochar void arm_bl2u_plat_arch_setup(void); 286dcda29f6SYatharth Kochar 287d178637dSJuan Castillo /* BL31 utility functions */ 288a5566f65SHarrison Mutai void arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1, 289a5566f65SHarrison Mutai u_register_t arg2, u_register_t arg3); 290b4315306SDan Handley void arm_bl31_platform_setup(void); 291080225daSSoby Mathew void arm_bl31_plat_runtime_setup(void); 292b4315306SDan Handley void arm_bl31_plat_arch_setup(void); 293b4315306SDan Handley 294a5566f65SHarrison Mutai /* Firmware Handoff utility functions */ 295*b5d0740eSHarrison Mutai #if TRANSFER_LIST 296a5566f65SHarrison Mutai void arm_transfer_list_dyn_cfg_init(struct transfer_list_header *secure_tl); 297a5566f65SHarrison Mutai void arm_transfer_list_populate_ep_info(bl_mem_params_node_t *next_param_node, 298fe94a21aSHarrison Mutai struct transfer_list_header *secure_tl); 299ada4e59dSHarrison Mutai void arm_transfer_list_copy_hw_config(struct transfer_list_header *secure_tl, 300ada4e59dSHarrison Mutai struct transfer_list_header *ns_tl); 301ada4e59dSHarrison Mutai struct transfer_list_entry * 302ada4e59dSHarrison Mutai arm_transfer_list_set_heap_info(struct transfer_list_header *tl); 303ada4e59dSHarrison Mutai void arm_transfer_list_get_heap_info(void **heap_addr, size_t *heap_size); 304*b5d0740eSHarrison Mutai #endif 305a5566f65SHarrison Mutai 306b4315306SDan Handley /* TSP utility functions */ 3079018b7b8SHarrison Mutai void arm_tsp_early_platform_setup(u_register_t arg0, u_register_t arg1, 3089018b7b8SHarrison Mutai u_register_t arg2, u_register_t arg3); 309b4315306SDan Handley 310181bbd41SSoby Mathew /* SP_MIN utility functions */ 31189213498SHarrison Mutai void arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1, 31289213498SHarrison Mutai u_register_t arg2, u_register_t arg3); 31321568304SDimitris Papastamos void arm_sp_min_plat_runtime_setup(void); 31426d1e0c3SMadhukar Pappireddy void arm_sp_min_plat_arch_setup(void); 315181bbd41SSoby Mathew 316436223deSYatharth Kochar /* FIP TOC validity check */ 317d6dcbcadSLouis Mayencourt bool arm_io_is_toc_valid(void); 318b4315306SDan Handley 319c228956aSSoby Mathew /* Utility functions for Dynamic Config */ 3203b48ca17SChris Kay 321ba597da7SJohn Tsichritzis void arm_bl1_set_mbedtls_heap(void); 322ba597da7SJohn Tsichritzis int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size); 323c228956aSSoby Mathew 3243b48ca17SChris Kay #if IMAGE_BL2 3253b48ca17SChris Kay void arm_bl2_dyn_cfg_init(void); 3263b48ca17SChris Kay #endif /* IMAGE_BL2 */ 3273b48ca17SChris Kay 3280ab49645SAlexei Fedorov #if MEASURED_BOOT 3291f47a713STamas Ban #if DICE_PROTECTION_ENVIRONMENT 3301f47a713STamas Ban int arm_set_nt_fw_info(int *ctx_handle); 3311f47a713STamas Ban int arm_set_tb_fw_info(int *ctx_handle); 3321f47a713STamas Ban int arm_get_tb_fw_info(int *ctx_handle); 3331f47a713STamas Ban #else 3341f47a713STamas Ban /* Specific to event log backend */ 335efa65218SManish V Badarkhe int arm_set_tos_fw_info(uintptr_t log_addr, size_t log_size); 336efa65218SManish V Badarkhe int arm_set_nt_fw_info( 3377b4e1fbbSAlexei Fedorov /* 3387b4e1fbbSAlexei Fedorov * Currently OP-TEE does not support reading DTBs from Secure memory 3397b4e1fbbSAlexei Fedorov * and this option should be removed when feature is supported. 3407b4e1fbbSAlexei Fedorov */ 3417b4e1fbbSAlexei Fedorov #ifdef SPD_opteed 3427b4e1fbbSAlexei Fedorov uintptr_t log_addr, 3430ab49645SAlexei Fedorov #endif 3447b4e1fbbSAlexei Fedorov size_t log_size, uintptr_t *ns_log_addr); 3451cf3e2f0SManish V Badarkhe int arm_set_tb_fw_info(uintptr_t log_addr, size_t log_size, 3461cf3e2f0SManish V Badarkhe size_t log_max_size); 3471cf3e2f0SManish V Badarkhe int arm_get_tb_fw_info(uint64_t *log_addr, size_t *log_size, 3481cf3e2f0SManish V Badarkhe size_t *log_max_size); 3491f47a713STamas Ban #endif /* DICE_PROTECTION_ENVIRONMENT */ 3507b4e1fbbSAlexei Fedorov #endif /* MEASURED_BOOT */ 3510ab49645SAlexei Fedorov 352b4315306SDan Handley /* 353cb4adb0dSDaniel Boulby * Free the memory storing initialization code only used during an images boot 354cb4adb0dSDaniel Boulby * time so it can be reclaimed for runtime data 355cb4adb0dSDaniel Boulby */ 356cb4adb0dSDaniel Boulby void arm_free_init_memory(void); 357cb4adb0dSDaniel Boulby 358cb4adb0dSDaniel Boulby /* 35960e8f3cfSPetre-Ionut Tudor * Make the higher level translation tables read-only 36060e8f3cfSPetre-Ionut Tudor */ 36160e8f3cfSPetre-Ionut Tudor void arm_xlat_make_tables_readonly(void); 36260e8f3cfSPetre-Ionut Tudor 36360e8f3cfSPetre-Ionut Tudor /* 364b4315306SDan Handley * Mandatory functions required in ARM standard platforms 365b4315306SDan Handley */ 3660108047aSSoby Mathew unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr); 3675d893410SBoyan Karatotev 3685d893410SBoyan Karatotev /* should not be used, but keep for compatibility */ 3695d893410SBoyan Karatotev #if USE_GIC_DRIVER == 0 37027573c59SAchin Gupta void plat_arm_gic_driver_init(void); 371b4315306SDan Handley void plat_arm_gic_init(void); 37227573c59SAchin Gupta void plat_arm_gic_cpuif_enable(void); 37327573c59SAchin Gupta void plat_arm_gic_cpuif_disable(void); 374d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_on(void); 375d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_off(void); 37627573c59SAchin Gupta void plat_arm_gic_pcpu_init(void); 377e35a3fb5SSoby Mathew void plat_arm_gic_save(void); 378e35a3fb5SSoby Mathew void plat_arm_gic_resume(void); 3795d893410SBoyan Karatotev #endif 380b4315306SDan Handley void plat_arm_security_setup(void); 381b4315306SDan Handley void plat_arm_pwrc_setup(void); 3826355f234SVikram Kanigiri void plat_arm_interconnect_init(void); 3836355f234SVikram Kanigiri void plat_arm_interconnect_enter_coherency(void); 3846355f234SVikram Kanigiri void plat_arm_interconnect_exit_coherency(void); 3852a246d2eSDimitris Papastamos void plat_arm_program_trusted_mailbox(uintptr_t address); 386d6dcbcadSLouis Mayencourt bool plat_arm_bl1_fwu_needed(void); 38789c58a50SJagdish Gediya int plat_arm_ni_setup(uintptr_t global_cfg); 38837b70031SAmbroise Vincent __dead2 void plat_arm_error_handler(int err); 389586f60ccSManish V Badarkhe __dead2 void plat_arm_system_reset(void); 390b4315306SDan Handley 39174c21244SVijayenthiran Subramaniam /* 392a6ffddecSMax Shvetsov * Optional functions in ARM standard platforms 39374c21244SVijayenthiran Subramaniam */ 39474c21244SVijayenthiran Subramaniam void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames); 39588005701SSandrine Bailleux int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len, 396a6ffddecSMax Shvetsov unsigned int *flags); 397a6ffddecSMax Shvetsov int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len, 398a6ffddecSMax Shvetsov unsigned int *flags); 399a6ffddecSMax Shvetsov int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len, 400a6ffddecSMax Shvetsov unsigned int *flags); 401a6ffddecSMax Shvetsov int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len, 402a6ffddecSMax Shvetsov unsigned int *flags); 40374c21244SVijayenthiran Subramaniam 404d8d6cf24SSummer Qin #if ARM_PLAT_MT 405d8d6cf24SSummer Qin unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr); 406d8d6cf24SSummer Qin #endif 407d8d6cf24SSummer Qin 408e6ae019aSArvind Ram Prakash unsigned int plat_cluster_id_by_mpidr(u_register_t mpidr); 409e6ae019aSArvind Ram Prakash 410a8aa7fecSYatharth Kochar /* 411a8aa7fecSYatharth Kochar * This function is called after loading SCP_BL2 image and it is used to perform 412a8aa7fecSYatharth Kochar * any platform-specific actions required to handle the SCP firmware. 413a8aa7fecSYatharth Kochar */ 414a8aa7fecSYatharth Kochar int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info); 415a8aa7fecSYatharth Kochar 416b4315306SDan Handley /* 417b4315306SDan Handley * Optional functions required in ARM standard platforms 418b4315306SDan Handley */ 419b4315306SDan Handley void plat_arm_io_setup(void); 420b4315306SDan Handley int plat_arm_get_alt_image_source( 42116948ae1SJuan Castillo unsigned int image_id, 42216948ae1SJuan Castillo uintptr_t *dev_handle, 42316948ae1SJuan Castillo uintptr_t *image_spec); 42438dce70fSSoby Mathew unsigned int plat_arm_calc_core_pos(u_register_t mpidr); 42565cb1c4cSVikram Kanigiri const mmap_region_t *plat_arm_get_mmap(void); 426b4315306SDan Handley 42786e4859aSRohit Mathew const arm_gpt_info_t *plat_arm_get_gpt_info(void); 428341df6afSRohit Mathew void arm_gpt_setup(void); 42986e4859aSRohit Mathew 4305486a965SSoby Mathew /* Allow platform to override psci_pm_ops during runtime */ 4315486a965SSoby Mathew const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops); 4325486a965SSoby Mathew 433b10d4499SJeenu Viswambharan /* Execution state switch in ARM platforms */ 434b10d4499SJeenu Viswambharan int arm_execution_state_switch(unsigned int smc_fid, 435b10d4499SJeenu Viswambharan uint32_t pc_hi, 436b10d4499SJeenu Viswambharan uint32_t pc_lo, 437b10d4499SJeenu Viswambharan uint32_t cookie_hi, 438b10d4499SJeenu Viswambharan uint32_t cookie_lo, 439b10d4499SJeenu Viswambharan void *handle); 440b10d4499SJeenu Viswambharan 4410ed8c001SSoby Mathew /* Optional functions for SP_MIN */ 4420ed8c001SSoby Mathew void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1, 4430ed8c001SSoby Mathew u_register_t arg2, u_register_t arg3); 4440ed8c001SSoby Mathew 4451af540efSRoberto Vargas /* global variables */ 4461af540efSRoberto Vargas extern plat_psci_ops_t plat_arm_psci_pm_ops; 4471af540efSRoberto Vargas extern const mmap_region_t plat_arm_mmap[]; 448ecd62429SJeenu Viswambharan extern const unsigned int arm_pm_idle_states[]; 449d5705719SHarrison Mutai extern struct transfer_list_header *secure_tl; 4501af540efSRoberto Vargas 451b0c97dafSAditya Angadi /* secure watchdog */ 452b0c97dafSAditya Angadi void plat_arm_secure_wdt_start(void); 453b0c97dafSAditya Angadi void plat_arm_secure_wdt_stop(void); 45428b2d86cSMadhukar Pappireddy void plat_arm_secure_wdt_refresh(void); 455b0c97dafSAditya Angadi 4560e753437SManish V Badarkhe /* Get SOC-ID of ARM platform */ 4570e753437SManish V Badarkhe uint32_t plat_arm_get_soc_id(void); 4580e753437SManish V Badarkhe 45915b94cc1SAntonio Nino Diaz #endif /* PLAT_ARM_H */ 460