1b4315306SDan Handley /* 2a6ffddecSMax Shvetsov * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 615b94cc1SAntonio Nino Diaz #ifndef PLAT_ARM_H 715b94cc1SAntonio Nino Diaz #define PLAT_ARM_H 8b4315306SDan Handley 9d6dcbcadSLouis Mayencourt #include <stdbool.h> 10b4315306SDan Handley #include <stdint.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc_common.h> 1309d40e0eSAntonio Nino Diaz #include <lib/bakery_lock.h> 1409d40e0eSAntonio Nino Diaz #include <lib/cassert.h> 1509d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/cpu_data.h> 1609d40e0eSAntonio Nino Diaz #include <lib/spinlock.h> 1709d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1809d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h> 19b4315306SDan Handley 20afc931f5SSandrine Bailleux /******************************************************************************* 21afc931f5SSandrine Bailleux * Forward declarations 22afc931f5SSandrine Bailleux ******************************************************************************/ 23afc931f5SSandrine Bailleux struct meminfo; 24a8aa7fecSYatharth Kochar struct image_info; 25cab0b5b0SSoby Mathew struct bl_params; 26afc931f5SSandrine Bailleux 2723411d2cSSummer Qin typedef struct arm_tzc_regions_info { 2823411d2cSSummer Qin unsigned long long base; 2923411d2cSSummer Qin unsigned long long end; 30af6491f8SAntonio Nino Diaz unsigned int sec_attr; 3123411d2cSSummer Qin unsigned int nsaid_permissions; 3223411d2cSSummer Qin } arm_tzc_regions_info_t; 3323411d2cSSummer Qin 3423411d2cSSummer Qin /******************************************************************************* 3523411d2cSSummer Qin * Default mapping definition of the TrustZone Controller for ARM standard 3623411d2cSSummer Qin * platforms. 3723411d2cSSummer Qin * Configure: 3823411d2cSSummer Qin * - Region 0 with no access; 3923411d2cSSummer Qin * - Region 1 with secure access only; 4023411d2cSSummer Qin * - the remaining DRAM regions access from the given Non-Secure masters. 4123411d2cSSummer Qin ******************************************************************************/ 423f3c341aSPaul Beesley #if SPM_MM 4323411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF \ 4423411d2cSSummer Qin {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \ 4523411d2cSSummer Qin TZC_REGION_S_RDWR, 0}, \ 4623411d2cSSummer Qin {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 4723411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 4823411d2cSSummer Qin {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 4923411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 500560efb9SArd Biesheuvel {PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE + \ 510560efb9SArd Biesheuvel PLAT_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE, \ 5223411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS} 5323411d2cSSummer Qin 5423411d2cSSummer Qin #else 5523411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF \ 5623411d2cSSummer Qin {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \ 5723411d2cSSummer Qin TZC_REGION_S_RDWR, 0}, \ 5823411d2cSSummer Qin {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 5923411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 6023411d2cSSummer Qin {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 6123411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS} 6223411d2cSSummer Qin #endif 6323411d2cSSummer Qin 64b4315306SDan Handley #define ARM_CASSERT_MMAP \ 65053b4f92SChris Kay CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \ 66053b4f92SChris Kay assert_plat_arm_mmap_mismatch); \ 67053b4f92SChris Kay CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \ 68b4315306SDan Handley <= MAX_MMAP_REGIONS, \ 69b4315306SDan Handley assert_max_mmap_regions); 70b4315306SDan Handley 711eb735d7SRoberto Vargas void arm_setup_romlib(void); 721eb735d7SRoberto Vargas 73402b3cf8SJulius Werner #if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) 74b4315306SDan Handley /* 75b4315306SDan Handley * Use this macro to instantiate lock before it is used in below 76b4315306SDan Handley * arm_lock_xxx() macros 77b4315306SDan Handley */ 781931d1d7SSandrine Bailleux #define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock) 79c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE (&arm_lock) 8032aee841SRoberto Vargas 8132aee841SRoberto Vargas #if !HW_ASSISTED_COHERENCY 8232aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock) 8332aee841SRoberto Vargas #else 8432aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock 8532aee841SRoberto Vargas #endif 8632aee841SRoberto Vargas #define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock) 8732aee841SRoberto Vargas 88b4315306SDan Handley /* 89b4315306SDan Handley * These are wrapper macros to the Coherent Memory Bakery Lock API. 90b4315306SDan Handley */ 91b4315306SDan Handley #define arm_lock_init() bakery_lock_init(&arm_lock) 92b4315306SDan Handley #define arm_lock_get() bakery_lock_get(&arm_lock) 93b4315306SDan Handley #define arm_lock_release() bakery_lock_release(&arm_lock) 94b4315306SDan Handley 95b4315306SDan Handley #else 96b4315306SDan Handley 97b4315306SDan Handley /* 986f249345SYatharth Kochar * Empty macros for all other BL stages other than BL31 and BL32 99b4315306SDan Handley */ 10019583169SJeenu Viswambharan #define ARM_INSTANTIATE_LOCK static int arm_lock __unused 101c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE 0 102b4315306SDan Handley #define arm_lock_init() 103b4315306SDan Handley #define arm_lock_get() 104b4315306SDan Handley #define arm_lock_release() 105b4315306SDan Handley 106402b3cf8SJulius Werner #endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */ 107b4315306SDan Handley 1082204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC 1092204afdeSSoby Mathew /* 1102204afdeSSoby Mathew * Macros used to parse state information from State-ID if it is using the 1112204afdeSSoby Mathew * recommended encoding for State-ID. 1122204afdeSSoby Mathew */ 1132204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_WIDTH 4 1142204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1) 1152204afdeSSoby Mathew 1162204afdeSSoby Mathew /* Macros to construct the composite power state */ 1172204afdeSSoby Mathew 1182204afdeSSoby Mathew /* Make composite power state parameter till power level 0 */ 1192204afdeSSoby Mathew #if PSCI_EXTENDED_STATE_ID 1202204afdeSSoby Mathew 1212204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ 1222204afdeSSoby Mathew (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT)) 1232204afdeSSoby Mathew #else 1242204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ 1252204afdeSSoby Mathew (((lvl0_state) << PSTATE_ID_SHIFT) | \ 1262204afdeSSoby Mathew ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \ 1272204afdeSSoby Mathew ((type) << PSTATE_TYPE_SHIFT)) 1282204afdeSSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */ 1292204afdeSSoby Mathew 1302204afdeSSoby Mathew /* Make composite power state parameter till power level 1 */ 1312204afdeSSoby Mathew #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ 1322204afdeSSoby Mathew (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \ 1332204afdeSSoby Mathew arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type)) 1342204afdeSSoby Mathew 1355f3a6030SSoby Mathew /* Make composite power state parameter till power level 2 */ 1365f3a6030SSoby Mathew #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \ 1375f3a6030SSoby Mathew (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \ 1385f3a6030SSoby Mathew arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type)) 1395f3a6030SSoby Mathew 1402204afdeSSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */ 1412204afdeSSoby Mathew 142b10d4499SJeenu Viswambharan /* ARM State switch error codes */ 143b10d4499SJeenu Viswambharan #define STATE_SW_E_PARAM (-2) 144b10d4499SJeenu Viswambharan #define STATE_SW_E_DENIED (-3) 145b4315306SDan Handley 146a6ffddecSMax Shvetsov /* plat_get_rotpk_info() flags */ 147a6ffddecSMax Shvetsov #define ARM_ROTPK_REGS_ID 1 148a6ffddecSMax Shvetsov #define ARM_ROTPK_DEVEL_RSA_ID 2 149a6ffddecSMax Shvetsov #define ARM_ROTPK_DEVEL_ECDSA_ID 3 150a6ffddecSMax Shvetsov 1510e753437SManish V Badarkhe 152b4315306SDan Handley /* IO storage utility functions */ 15397399821SLouis Mayencourt int arm_io_setup(void); 154b4315306SDan Handley 155b4315306SDan Handley /* Security utility functions */ 1564ed16765SSuyash Pathak void arm_tzc400_setup(uintptr_t tzc_base, 1574ed16765SSuyash Pathak const arm_tzc_regions_info_t *tzc_regions); 158618f0feeSVikram Kanigiri struct tzc_dmc500_driver_data; 15923411d2cSSummer Qin void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data, 16023411d2cSSummer Qin const arm_tzc_regions_info_t *tzc_regions); 161b4315306SDan Handley 16288a0523eSAntonio Nino Diaz /* Console utility functions */ 16388a0523eSAntonio Nino Diaz void arm_console_boot_init(void); 16488a0523eSAntonio Nino Diaz void arm_console_boot_end(void); 16588a0523eSAntonio Nino Diaz void arm_console_runtime_init(void); 16688a0523eSAntonio Nino Diaz void arm_console_runtime_end(void); 16788a0523eSAntonio Nino Diaz 168c1bb8a05SSoby Mathew /* Systimer utility function */ 169c1bb8a05SSoby Mathew void arm_configure_sys_timer(void); 170c1bb8a05SSoby Mathew 171b4315306SDan Handley /* PM utility functions */ 17238dce70fSSoby Mathew int arm_validate_power_state(unsigned int power_state, 17338dce70fSSoby Mathew psci_power_state_t *req_state); 17471e7a4e5SJeenu Viswambharan int arm_validate_psci_entrypoint(uintptr_t entrypoint); 175f9e858b1SSoby Mathew int arm_validate_ns_entrypoint(uintptr_t entrypoint); 176e35a3fb5SSoby Mathew void arm_system_pwr_domain_save(void); 177c1bb8a05SSoby Mathew void arm_system_pwr_domain_resume(void); 178dc6aad2eSRoberto Vargas int arm_psci_read_mem_protect(int *enabled); 179f145403cSRoberto Vargas int arm_nor_psci_write_mem_protect(int val); 180638b034cSRoberto Vargas void arm_nor_psci_do_static_mem_protect(void); 181638b034cSRoberto Vargas void arm_nor_psci_do_dyn_mem_protect(void); 182f145403cSRoberto Vargas int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length); 18338dce70fSSoby Mathew 18438dce70fSSoby Mathew /* Topology utility function */ 18538dce70fSSoby Mathew int arm_check_mpidr(u_register_t mpidr); 186b4315306SDan Handley 187b4315306SDan Handley /* BL1 utility functions */ 188b4315306SDan Handley void arm_bl1_early_platform_setup(void); 189b4315306SDan Handley void arm_bl1_platform_setup(void); 190b4315306SDan Handley void arm_bl1_plat_arch_setup(void); 191b4315306SDan Handley 192b4315306SDan Handley /* BL2 utility functions */ 193*82869675SManish V Badarkhe void arm_bl2_early_platform_setup(uintptr_t fw_config, struct meminfo *mem_layout); 194b4315306SDan Handley void arm_bl2_platform_setup(void); 195b4315306SDan Handley void arm_bl2_plat_arch_setup(void); 196b4315306SDan Handley uint32_t arm_get_spsr_for_bl32_entry(void); 197b4315306SDan Handley uint32_t arm_get_spsr_for_bl33_entry(void); 198609e053cSAmbroise Vincent int arm_bl2_plat_handle_post_image_load(unsigned int image_id); 19907570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id); 2005b8d50e4SSathees Balya struct bl_params *arm_get_next_bl_params(void); 201b4315306SDan Handley 20281528dbcSRoberto Vargas /* BL2 at EL3 functions */ 20381528dbcSRoberto Vargas void arm_bl2_el3_early_platform_setup(void); 20481528dbcSRoberto Vargas void arm_bl2_el3_plat_arch_setup(void); 20581528dbcSRoberto Vargas 206dcda29f6SYatharth Kochar /* BL2U utility functions */ 207dcda29f6SYatharth Kochar void arm_bl2u_early_platform_setup(struct meminfo *mem_layout, 208dcda29f6SYatharth Kochar void *plat_info); 209dcda29f6SYatharth Kochar void arm_bl2u_platform_setup(void); 210dcda29f6SYatharth Kochar void arm_bl2u_plat_arch_setup(void); 211dcda29f6SYatharth Kochar 212d178637dSJuan Castillo /* BL31 utility functions */ 2130c306cc0SSoby Mathew void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config, 2140c306cc0SSoby Mathew uintptr_t hw_config, void *plat_params_from_bl2); 215b4315306SDan Handley void arm_bl31_platform_setup(void); 216080225daSSoby Mathew void arm_bl31_plat_runtime_setup(void); 217b4315306SDan Handley void arm_bl31_plat_arch_setup(void); 218b4315306SDan Handley 219b4315306SDan Handley /* TSP utility functions */ 220b4315306SDan Handley void arm_tsp_early_platform_setup(void); 221b4315306SDan Handley 222181bbd41SSoby Mathew /* SP_MIN utility functions */ 2230c306cc0SSoby Mathew void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config, 2240c306cc0SSoby Mathew uintptr_t hw_config, void *plat_params_from_bl2); 22521568304SDimitris Papastamos void arm_sp_min_plat_runtime_setup(void); 22626d1e0c3SMadhukar Pappireddy void arm_sp_min_plat_arch_setup(void); 227181bbd41SSoby Mathew 228436223deSYatharth Kochar /* FIP TOC validity check */ 229d6dcbcadSLouis Mayencourt bool arm_io_is_toc_valid(void); 230b4315306SDan Handley 231c228956aSSoby Mathew /* Utility functions for Dynamic Config */ 232cab0b5b0SSoby Mathew void arm_bl2_dyn_cfg_init(void); 233ba597da7SJohn Tsichritzis void arm_bl1_set_mbedtls_heap(void); 234ba597da7SJohn Tsichritzis int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size); 235c228956aSSoby Mathew 2360ab49645SAlexei Fedorov #if MEASURED_BOOT 2370ab49645SAlexei Fedorov /* Measured boot related functions */ 2380ab49645SAlexei Fedorov void arm_bl1_set_bl2_hash(image_desc_t *image_desc); 2390ab49645SAlexei Fedorov #endif 2400ab49645SAlexei Fedorov 241b4315306SDan Handley /* 242cb4adb0dSDaniel Boulby * Free the memory storing initialization code only used during an images boot 243cb4adb0dSDaniel Boulby * time so it can be reclaimed for runtime data 244cb4adb0dSDaniel Boulby */ 245cb4adb0dSDaniel Boulby void arm_free_init_memory(void); 246cb4adb0dSDaniel Boulby 247cb4adb0dSDaniel Boulby /* 24860e8f3cfSPetre-Ionut Tudor * Make the higher level translation tables read-only 24960e8f3cfSPetre-Ionut Tudor */ 25060e8f3cfSPetre-Ionut Tudor void arm_xlat_make_tables_readonly(void); 25160e8f3cfSPetre-Ionut Tudor 25260e8f3cfSPetre-Ionut Tudor /* 253b4315306SDan Handley * Mandatory functions required in ARM standard platforms 254b4315306SDan Handley */ 2550108047aSSoby Mathew unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr); 25627573c59SAchin Gupta void plat_arm_gic_driver_init(void); 257b4315306SDan Handley void plat_arm_gic_init(void); 25827573c59SAchin Gupta void plat_arm_gic_cpuif_enable(void); 25927573c59SAchin Gupta void plat_arm_gic_cpuif_disable(void); 260d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_on(void); 261d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_off(void); 26227573c59SAchin Gupta void plat_arm_gic_pcpu_init(void); 263e35a3fb5SSoby Mathew void plat_arm_gic_save(void); 264e35a3fb5SSoby Mathew void plat_arm_gic_resume(void); 265b4315306SDan Handley void plat_arm_security_setup(void); 266b4315306SDan Handley void plat_arm_pwrc_setup(void); 2676355f234SVikram Kanigiri void plat_arm_interconnect_init(void); 2686355f234SVikram Kanigiri void plat_arm_interconnect_enter_coherency(void); 2696355f234SVikram Kanigiri void plat_arm_interconnect_exit_coherency(void); 2702a246d2eSDimitris Papastamos void plat_arm_program_trusted_mailbox(uintptr_t address); 271d6dcbcadSLouis Mayencourt bool plat_arm_bl1_fwu_needed(void); 27237b70031SAmbroise Vincent __dead2 void plat_arm_error_handler(int err); 273b4315306SDan Handley 27474c21244SVijayenthiran Subramaniam /* 275a6ffddecSMax Shvetsov * Optional functions in ARM standard platforms 27674c21244SVijayenthiran Subramaniam */ 27774c21244SVijayenthiran Subramaniam void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames); 27888005701SSandrine Bailleux int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len, 279a6ffddecSMax Shvetsov unsigned int *flags); 280a6ffddecSMax Shvetsov int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len, 281a6ffddecSMax Shvetsov unsigned int *flags); 282a6ffddecSMax Shvetsov int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len, 283a6ffddecSMax Shvetsov unsigned int *flags); 284a6ffddecSMax Shvetsov int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len, 285a6ffddecSMax Shvetsov unsigned int *flags); 28674c21244SVijayenthiran Subramaniam 287d8d6cf24SSummer Qin #if ARM_PLAT_MT 288d8d6cf24SSummer Qin unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr); 289d8d6cf24SSummer Qin #endif 290d8d6cf24SSummer Qin 291a8aa7fecSYatharth Kochar /* 292a8aa7fecSYatharth Kochar * This function is called after loading SCP_BL2 image and it is used to perform 293a8aa7fecSYatharth Kochar * any platform-specific actions required to handle the SCP firmware. 294a8aa7fecSYatharth Kochar */ 295a8aa7fecSYatharth Kochar int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info); 296a8aa7fecSYatharth Kochar 297b4315306SDan Handley /* 298b4315306SDan Handley * Optional functions required in ARM standard platforms 299b4315306SDan Handley */ 300b4315306SDan Handley void plat_arm_io_setup(void); 301b4315306SDan Handley int plat_arm_get_alt_image_source( 30216948ae1SJuan Castillo unsigned int image_id, 30316948ae1SJuan Castillo uintptr_t *dev_handle, 30416948ae1SJuan Castillo uintptr_t *image_spec); 30538dce70fSSoby Mathew unsigned int plat_arm_calc_core_pos(u_register_t mpidr); 30665cb1c4cSVikram Kanigiri const mmap_region_t *plat_arm_get_mmap(void); 307b4315306SDan Handley 3085486a965SSoby Mathew /* Allow platform to override psci_pm_ops during runtime */ 3095486a965SSoby Mathew const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops); 3105486a965SSoby Mathew 311b10d4499SJeenu Viswambharan /* Execution state switch in ARM platforms */ 312b10d4499SJeenu Viswambharan int arm_execution_state_switch(unsigned int smc_fid, 313b10d4499SJeenu Viswambharan uint32_t pc_hi, 314b10d4499SJeenu Viswambharan uint32_t pc_lo, 315b10d4499SJeenu Viswambharan uint32_t cookie_hi, 316b10d4499SJeenu Viswambharan uint32_t cookie_lo, 317b10d4499SJeenu Viswambharan void *handle); 318b10d4499SJeenu Viswambharan 3190ed8c001SSoby Mathew /* Optional functions for SP_MIN */ 3200ed8c001SSoby Mathew void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1, 3210ed8c001SSoby Mathew u_register_t arg2, u_register_t arg3); 3220ed8c001SSoby Mathew 3231af540efSRoberto Vargas /* global variables */ 3241af540efSRoberto Vargas extern plat_psci_ops_t plat_arm_psci_pm_ops; 3251af540efSRoberto Vargas extern const mmap_region_t plat_arm_mmap[]; 326ecd62429SJeenu Viswambharan extern const unsigned int arm_pm_idle_states[]; 3271af540efSRoberto Vargas 328b0c97dafSAditya Angadi /* secure watchdog */ 329b0c97dafSAditya Angadi void plat_arm_secure_wdt_start(void); 330b0c97dafSAditya Angadi void plat_arm_secure_wdt_stop(void); 331b0c97dafSAditya Angadi 3320e753437SManish V Badarkhe /* Get SOC-ID of ARM platform */ 3330e753437SManish V Badarkhe uint32_t plat_arm_get_soc_id(void); 3340e753437SManish V Badarkhe 33515b94cc1SAntonio Nino Diaz #endif /* PLAT_ARM_H */ 336