1b4315306SDan Handley /* 28855e52eSAntonio Nino Diaz * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 615b94cc1SAntonio Nino Diaz #ifndef PLAT_ARM_H 715b94cc1SAntonio Nino Diaz #define PLAT_ARM_H 8b4315306SDan Handley 9b4315306SDan Handley #include <stdint.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc_common.h> 1209d40e0eSAntonio Nino Diaz #include <lib/bakery_lock.h> 1309d40e0eSAntonio Nino Diaz #include <lib/cassert.h> 1409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/cpu_data.h> 1509d40e0eSAntonio Nino Diaz #include <lib/spinlock.h> 1609d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1709d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h> 18b4315306SDan Handley 19afc931f5SSandrine Bailleux /******************************************************************************* 20afc931f5SSandrine Bailleux * Forward declarations 21afc931f5SSandrine Bailleux ******************************************************************************/ 22afc931f5SSandrine Bailleux struct meminfo; 23a8aa7fecSYatharth Kochar struct image_info; 24cab0b5b0SSoby Mathew struct bl_params; 25afc931f5SSandrine Bailleux 2623411d2cSSummer Qin typedef struct arm_tzc_regions_info { 2723411d2cSSummer Qin unsigned long long base; 2823411d2cSSummer Qin unsigned long long end; 29af6491f8SAntonio Nino Diaz unsigned int sec_attr; 3023411d2cSSummer Qin unsigned int nsaid_permissions; 3123411d2cSSummer Qin } arm_tzc_regions_info_t; 3223411d2cSSummer Qin 3323411d2cSSummer Qin /******************************************************************************* 3423411d2cSSummer Qin * Default mapping definition of the TrustZone Controller for ARM standard 3523411d2cSSummer Qin * platforms. 3623411d2cSSummer Qin * Configure: 3723411d2cSSummer Qin * - Region 0 with no access; 3823411d2cSSummer Qin * - Region 1 with secure access only; 3923411d2cSSummer Qin * - the remaining DRAM regions access from the given Non-Secure masters. 4023411d2cSSummer Qin ******************************************************************************/ 418855e52eSAntonio Nino Diaz #if ENABLE_SPM && SPM_MM 4223411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF \ 4323411d2cSSummer Qin {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \ 4423411d2cSSummer Qin TZC_REGION_S_RDWR, 0}, \ 4523411d2cSSummer Qin {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 4623411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 4723411d2cSSummer Qin {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 4823411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 490560efb9SArd Biesheuvel {PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE + \ 500560efb9SArd Biesheuvel PLAT_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE, \ 5123411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS} 5223411d2cSSummer Qin 5323411d2cSSummer Qin #else 5423411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF \ 5523411d2cSSummer Qin {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \ 5623411d2cSSummer Qin TZC_REGION_S_RDWR, 0}, \ 5723411d2cSSummer Qin {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 5823411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS}, \ 5923411d2cSSummer Qin {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \ 6023411d2cSSummer Qin PLAT_ARM_TZC_NS_DEV_ACCESS} 6123411d2cSSummer Qin #endif 6223411d2cSSummer Qin 63b4315306SDan Handley #define ARM_CASSERT_MMAP \ 64053b4f92SChris Kay CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \ 65053b4f92SChris Kay assert_plat_arm_mmap_mismatch); \ 66053b4f92SChris Kay CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \ 67b4315306SDan Handley <= MAX_MMAP_REGIONS, \ 68b4315306SDan Handley assert_max_mmap_regions); 69b4315306SDan Handley 701eb735d7SRoberto Vargas void arm_setup_romlib(void); 711eb735d7SRoberto Vargas 72*402b3cf8SJulius Werner #if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) 73b4315306SDan Handley /* 74b4315306SDan Handley * Use this macro to instantiate lock before it is used in below 75b4315306SDan Handley * arm_lock_xxx() macros 76b4315306SDan Handley */ 771931d1d7SSandrine Bailleux #define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock) 78c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE (&arm_lock) 7932aee841SRoberto Vargas 8032aee841SRoberto Vargas #if !HW_ASSISTED_COHERENCY 8132aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock) 8232aee841SRoberto Vargas #else 8332aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock 8432aee841SRoberto Vargas #endif 8532aee841SRoberto Vargas #define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock) 8632aee841SRoberto Vargas 87b4315306SDan Handley /* 88b4315306SDan Handley * These are wrapper macros to the Coherent Memory Bakery Lock API. 89b4315306SDan Handley */ 90b4315306SDan Handley #define arm_lock_init() bakery_lock_init(&arm_lock) 91b4315306SDan Handley #define arm_lock_get() bakery_lock_get(&arm_lock) 92b4315306SDan Handley #define arm_lock_release() bakery_lock_release(&arm_lock) 93b4315306SDan Handley 94b4315306SDan Handley #else 95b4315306SDan Handley 96b4315306SDan Handley /* 976f249345SYatharth Kochar * Empty macros for all other BL stages other than BL31 and BL32 98b4315306SDan Handley */ 9919583169SJeenu Viswambharan #define ARM_INSTANTIATE_LOCK static int arm_lock __unused 100c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE 0 101b4315306SDan Handley #define arm_lock_init() 102b4315306SDan Handley #define arm_lock_get() 103b4315306SDan Handley #define arm_lock_release() 104b4315306SDan Handley 105*402b3cf8SJulius Werner #endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */ 106b4315306SDan Handley 1072204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC 1082204afdeSSoby Mathew /* 1092204afdeSSoby Mathew * Macros used to parse state information from State-ID if it is using the 1102204afdeSSoby Mathew * recommended encoding for State-ID. 1112204afdeSSoby Mathew */ 1122204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_WIDTH 4 1132204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1) 1142204afdeSSoby Mathew 1152204afdeSSoby Mathew /* Macros to construct the composite power state */ 1162204afdeSSoby Mathew 1172204afdeSSoby Mathew /* Make composite power state parameter till power level 0 */ 1182204afdeSSoby Mathew #if PSCI_EXTENDED_STATE_ID 1192204afdeSSoby Mathew 1202204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ 1212204afdeSSoby Mathew (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT)) 1222204afdeSSoby Mathew #else 1232204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \ 1242204afdeSSoby Mathew (((lvl0_state) << PSTATE_ID_SHIFT) | \ 1252204afdeSSoby Mathew ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \ 1262204afdeSSoby Mathew ((type) << PSTATE_TYPE_SHIFT)) 1272204afdeSSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */ 1282204afdeSSoby Mathew 1292204afdeSSoby Mathew /* Make composite power state parameter till power level 1 */ 1302204afdeSSoby Mathew #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ 1312204afdeSSoby Mathew (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \ 1322204afdeSSoby Mathew arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type)) 1332204afdeSSoby Mathew 1345f3a6030SSoby Mathew /* Make composite power state parameter till power level 2 */ 1355f3a6030SSoby Mathew #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \ 1365f3a6030SSoby Mathew (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \ 1375f3a6030SSoby Mathew arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type)) 1385f3a6030SSoby Mathew 1392204afdeSSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */ 1402204afdeSSoby Mathew 141b10d4499SJeenu Viswambharan /* ARM State switch error codes */ 142b10d4499SJeenu Viswambharan #define STATE_SW_E_PARAM (-2) 143b10d4499SJeenu Viswambharan #define STATE_SW_E_DENIED (-3) 144b4315306SDan Handley 145b4315306SDan Handley /* IO storage utility functions */ 146b4315306SDan Handley void arm_io_setup(void); 147b4315306SDan Handley 148b4315306SDan Handley /* Security utility functions */ 14923411d2cSSummer Qin void arm_tzc400_setup(const arm_tzc_regions_info_t *tzc_regions); 150618f0feeSVikram Kanigiri struct tzc_dmc500_driver_data; 15123411d2cSSummer Qin void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data, 15223411d2cSSummer Qin const arm_tzc_regions_info_t *tzc_regions); 153b4315306SDan Handley 15488a0523eSAntonio Nino Diaz /* Console utility functions */ 15588a0523eSAntonio Nino Diaz void arm_console_boot_init(void); 15688a0523eSAntonio Nino Diaz void arm_console_boot_end(void); 15788a0523eSAntonio Nino Diaz void arm_console_runtime_init(void); 15888a0523eSAntonio Nino Diaz void arm_console_runtime_end(void); 15988a0523eSAntonio Nino Diaz 160c1bb8a05SSoby Mathew /* Systimer utility function */ 161c1bb8a05SSoby Mathew void arm_configure_sys_timer(void); 162c1bb8a05SSoby Mathew 163b4315306SDan Handley /* PM utility functions */ 16438dce70fSSoby Mathew int arm_validate_power_state(unsigned int power_state, 16538dce70fSSoby Mathew psci_power_state_t *req_state); 16671e7a4e5SJeenu Viswambharan int arm_validate_psci_entrypoint(uintptr_t entrypoint); 167f9e858b1SSoby Mathew int arm_validate_ns_entrypoint(uintptr_t entrypoint); 168e35a3fb5SSoby Mathew void arm_system_pwr_domain_save(void); 169c1bb8a05SSoby Mathew void arm_system_pwr_domain_resume(void); 170dc6aad2eSRoberto Vargas int arm_psci_read_mem_protect(int *enabled); 171f145403cSRoberto Vargas int arm_nor_psci_write_mem_protect(int val); 172638b034cSRoberto Vargas void arm_nor_psci_do_static_mem_protect(void); 173638b034cSRoberto Vargas void arm_nor_psci_do_dyn_mem_protect(void); 174f145403cSRoberto Vargas int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length); 17538dce70fSSoby Mathew 17638dce70fSSoby Mathew /* Topology utility function */ 17738dce70fSSoby Mathew int arm_check_mpidr(u_register_t mpidr); 178b4315306SDan Handley 179b4315306SDan Handley /* BL1 utility functions */ 180b4315306SDan Handley void arm_bl1_early_platform_setup(void); 181b4315306SDan Handley void arm_bl1_platform_setup(void); 182b4315306SDan Handley void arm_bl1_plat_arch_setup(void); 183b4315306SDan Handley 184b4315306SDan Handley /* BL2 utility functions */ 185cab0b5b0SSoby Mathew void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, struct meminfo *mem_layout); 186b4315306SDan Handley void arm_bl2_platform_setup(void); 187b4315306SDan Handley void arm_bl2_plat_arch_setup(void); 188b4315306SDan Handley uint32_t arm_get_spsr_for_bl32_entry(void); 189b4315306SDan Handley uint32_t arm_get_spsr_for_bl33_entry(void); 190609e053cSAmbroise Vincent int arm_bl2_plat_handle_post_image_load(unsigned int image_id); 19107570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id); 1925b8d50e4SSathees Balya struct bl_params *arm_get_next_bl_params(void); 193b4315306SDan Handley 19481528dbcSRoberto Vargas /* BL2 at EL3 functions */ 19581528dbcSRoberto Vargas void arm_bl2_el3_early_platform_setup(void); 19681528dbcSRoberto Vargas void arm_bl2_el3_plat_arch_setup(void); 19781528dbcSRoberto Vargas 198dcda29f6SYatharth Kochar /* BL2U utility functions */ 199dcda29f6SYatharth Kochar void arm_bl2u_early_platform_setup(struct meminfo *mem_layout, 200dcda29f6SYatharth Kochar void *plat_info); 201dcda29f6SYatharth Kochar void arm_bl2u_platform_setup(void); 202dcda29f6SYatharth Kochar void arm_bl2u_plat_arch_setup(void); 203dcda29f6SYatharth Kochar 204d178637dSJuan Castillo /* BL31 utility functions */ 2050c306cc0SSoby Mathew void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config, 2060c306cc0SSoby Mathew uintptr_t hw_config, void *plat_params_from_bl2); 207b4315306SDan Handley void arm_bl31_platform_setup(void); 208080225daSSoby Mathew void arm_bl31_plat_runtime_setup(void); 209b4315306SDan Handley void arm_bl31_plat_arch_setup(void); 210b4315306SDan Handley 211b4315306SDan Handley /* TSP utility functions */ 212b4315306SDan Handley void arm_tsp_early_platform_setup(void); 213b4315306SDan Handley 214181bbd41SSoby Mathew /* SP_MIN utility functions */ 2150c306cc0SSoby Mathew void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config, 2160c306cc0SSoby Mathew uintptr_t hw_config, void *plat_params_from_bl2); 21721568304SDimitris Papastamos void arm_sp_min_plat_runtime_setup(void); 218181bbd41SSoby Mathew 219436223deSYatharth Kochar /* FIP TOC validity check */ 220436223deSYatharth Kochar int arm_io_is_toc_valid(void); 221b4315306SDan Handley 222c228956aSSoby Mathew /* Utility functions for Dynamic Config */ 223c228956aSSoby Mathew void arm_load_tb_fw_config(void); 224cab0b5b0SSoby Mathew void arm_bl2_set_tb_cfg_addr(void *dtb); 225cab0b5b0SSoby Mathew void arm_bl2_dyn_cfg_init(void); 226ba597da7SJohn Tsichritzis void arm_bl1_set_mbedtls_heap(void); 227ba597da7SJohn Tsichritzis int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size); 228c228956aSSoby Mathew 229b4315306SDan Handley /* 230cb4adb0dSDaniel Boulby * Free the memory storing initialization code only used during an images boot 231cb4adb0dSDaniel Boulby * time so it can be reclaimed for runtime data 232cb4adb0dSDaniel Boulby */ 233cb4adb0dSDaniel Boulby void arm_free_init_memory(void); 234cb4adb0dSDaniel Boulby 235cb4adb0dSDaniel Boulby /* 236b4315306SDan Handley * Mandatory functions required in ARM standard platforms 237b4315306SDan Handley */ 2380108047aSSoby Mathew unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr); 23927573c59SAchin Gupta void plat_arm_gic_driver_init(void); 240b4315306SDan Handley void plat_arm_gic_init(void); 24127573c59SAchin Gupta void plat_arm_gic_cpuif_enable(void); 24227573c59SAchin Gupta void plat_arm_gic_cpuif_disable(void); 243d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_on(void); 244d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_off(void); 24527573c59SAchin Gupta void plat_arm_gic_pcpu_init(void); 246e35a3fb5SSoby Mathew void plat_arm_gic_save(void); 247e35a3fb5SSoby Mathew void plat_arm_gic_resume(void); 248b4315306SDan Handley void plat_arm_security_setup(void); 249b4315306SDan Handley void plat_arm_pwrc_setup(void); 2506355f234SVikram Kanigiri void plat_arm_interconnect_init(void); 2516355f234SVikram Kanigiri void plat_arm_interconnect_enter_coherency(void); 2526355f234SVikram Kanigiri void plat_arm_interconnect_exit_coherency(void); 2532a246d2eSDimitris Papastamos void plat_arm_program_trusted_mailbox(uintptr_t address); 2544da6f6cdSSathees Balya int plat_arm_bl1_fwu_needed(void); 25537b70031SAmbroise Vincent __dead2 void plat_arm_error_handler(int err); 256b4315306SDan Handley 257d8d6cf24SSummer Qin #if ARM_PLAT_MT 258d8d6cf24SSummer Qin unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr); 259d8d6cf24SSummer Qin #endif 260d8d6cf24SSummer Qin 261a8aa7fecSYatharth Kochar /* 262a8aa7fecSYatharth Kochar * This function is called after loading SCP_BL2 image and it is used to perform 263a8aa7fecSYatharth Kochar * any platform-specific actions required to handle the SCP firmware. 264a8aa7fecSYatharth Kochar */ 265a8aa7fecSYatharth Kochar int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info); 266a8aa7fecSYatharth Kochar 267b4315306SDan Handley /* 268b4315306SDan Handley * Optional functions required in ARM standard platforms 269b4315306SDan Handley */ 270b4315306SDan Handley void plat_arm_io_setup(void); 271b4315306SDan Handley int plat_arm_get_alt_image_source( 27216948ae1SJuan Castillo unsigned int image_id, 27316948ae1SJuan Castillo uintptr_t *dev_handle, 27416948ae1SJuan Castillo uintptr_t *image_spec); 27538dce70fSSoby Mathew unsigned int plat_arm_calc_core_pos(u_register_t mpidr); 27665cb1c4cSVikram Kanigiri const mmap_region_t *plat_arm_get_mmap(void); 277b4315306SDan Handley 2785486a965SSoby Mathew /* Allow platform to override psci_pm_ops during runtime */ 2795486a965SSoby Mathew const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops); 2805486a965SSoby Mathew 281b10d4499SJeenu Viswambharan /* Execution state switch in ARM platforms */ 282b10d4499SJeenu Viswambharan int arm_execution_state_switch(unsigned int smc_fid, 283b10d4499SJeenu Viswambharan uint32_t pc_hi, 284b10d4499SJeenu Viswambharan uint32_t pc_lo, 285b10d4499SJeenu Viswambharan uint32_t cookie_hi, 286b10d4499SJeenu Viswambharan uint32_t cookie_lo, 287b10d4499SJeenu Viswambharan void *handle); 288b10d4499SJeenu Viswambharan 2890ed8c001SSoby Mathew /* Optional functions for SP_MIN */ 2900ed8c001SSoby Mathew void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1, 2910ed8c001SSoby Mathew u_register_t arg2, u_register_t arg3); 2920ed8c001SSoby Mathew 2931af540efSRoberto Vargas /* global variables */ 2941af540efSRoberto Vargas extern plat_psci_ops_t plat_arm_psci_pm_ops; 2951af540efSRoberto Vargas extern const mmap_region_t plat_arm_mmap[]; 296ecd62429SJeenu Viswambharan extern const unsigned int arm_pm_idle_states[]; 2971af540efSRoberto Vargas 298b0c97dafSAditya Angadi /* secure watchdog */ 299b0c97dafSAditya Angadi void plat_arm_secure_wdt_start(void); 300b0c97dafSAditya Angadi void plat_arm_secure_wdt_stop(void); 301b0c97dafSAditya Angadi 30215b94cc1SAntonio Nino Diaz #endif /* PLAT_ARM_H */ 303