xref: /rk3399_ARM-atf/include/plat/arm/common/plat_arm.h (revision 36fbcf4d0a147bf620c04ad55e05019ec04287dc)
1b4315306SDan Handley /*
28187b95eSJayanth Dodderi Chidanand  * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
615b94cc1SAntonio Nino Diaz #ifndef PLAT_ARM_H
715b94cc1SAntonio Nino Diaz #define PLAT_ARM_H
8b4315306SDan Handley 
9d6dcbcadSLouis Mayencourt #include <stdbool.h>
10b4315306SDan Handley #include <stdint.h>
1109d40e0eSAntonio Nino Diaz 
12a5566f65SHarrison Mutai #include <common/desc_image_load.h>
135d893410SBoyan Karatotev #include <drivers/arm/gic.h>
1409d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc_common.h>
1509d40e0eSAntonio Nino Diaz #include <lib/bakery_lock.h>
1609d40e0eSAntonio Nino Diaz #include <lib/cassert.h>
1709d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/cpu_data.h>
1886e4859aSRohit Mathew #include <lib/gpt_rme/gpt_rme.h>
1909d40e0eSAntonio Nino Diaz #include <lib/spinlock.h>
2009d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
2109d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h>
22b5d0740eSHarrison Mutai #if TRANSFER_LIST
23b5d0740eSHarrison Mutai #include <transfer_list.h>
24b5d0740eSHarrison Mutai #endif
25b4315306SDan Handley 
26afc931f5SSandrine Bailleux /*******************************************************************************
27afc931f5SSandrine Bailleux  * Forward declarations
28afc931f5SSandrine Bailleux  ******************************************************************************/
29afc931f5SSandrine Bailleux struct meminfo;
30a8aa7fecSYatharth Kochar struct image_info;
31cab0b5b0SSoby Mathew struct bl_params;
32afc931f5SSandrine Bailleux 
3323411d2cSSummer Qin typedef struct arm_tzc_regions_info {
3423411d2cSSummer Qin 	unsigned long long base;
3523411d2cSSummer Qin 	unsigned long long end;
36af6491f8SAntonio Nino Diaz 	unsigned int sec_attr;
3723411d2cSSummer Qin 	unsigned int nsaid_permissions;
3823411d2cSSummer Qin } arm_tzc_regions_info_t;
3923411d2cSSummer Qin 
4086e4859aSRohit Mathew typedef struct arm_gpt_info {
4186e4859aSRohit Mathew 	pas_region_t *pas_region_base;
4286e4859aSRohit Mathew 	unsigned int pas_region_count;
4386e4859aSRohit Mathew 	uintptr_t l0_base;
4486e4859aSRohit Mathew 	uintptr_t l1_base;
4586e4859aSRohit Mathew 	size_t l0_size;
4686e4859aSRohit Mathew 	size_t l1_size;
4786e4859aSRohit Mathew 	gpccr_pps_e pps;
4886e4859aSRohit Mathew 	gpccr_pgs_e pgs;
4986e4859aSRohit Mathew } arm_gpt_info_t;
5086e4859aSRohit Mathew 
5123411d2cSSummer Qin /*******************************************************************************
5223411d2cSSummer Qin  * Default mapping definition of the TrustZone Controller for ARM standard
5323411d2cSSummer Qin  * platforms.
5423411d2cSSummer Qin  * Configure:
5523411d2cSSummer Qin  *   - Region 0 with no access;
5623411d2cSSummer Qin  *   - Region 1 with secure access only;
5723411d2cSSummer Qin  *   - the remaining DRAM regions access from the given Non-Secure masters.
5823411d2cSSummer Qin  ******************************************************************************/
59d836df71SManish V Badarkhe 
60d836df71SManish V Badarkhe #if ENABLE_RME
61d836df71SManish V Badarkhe #define ARM_TZC_RME_REGIONS_DEF						    \
62d836df71SManish V Badarkhe 	{ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},\
63d836df71SManish V Badarkhe 	{ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0},	    \
64d836df71SManish V Badarkhe 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS,	    \
65d836df71SManish V Badarkhe 		PLAT_ARM_TZC_NS_DEV_ACCESS},				    \
66d836df71SManish V Badarkhe 	/* Realm and Shared area share the same PAS */		    \
67d836df71SManish V Badarkhe 	{ARM_REALM_BASE, ARM_EL3_RMM_SHARED_END, ARM_TZC_NS_DRAM_S_ACCESS,  \
68d836df71SManish V Badarkhe 		PLAT_ARM_TZC_NS_DEV_ACCESS},				    \
69d836df71SManish V Badarkhe 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	    \
70d836df71SManish V Badarkhe 		PLAT_ARM_TZC_NS_DEV_ACCESS}
71d836df71SManish V Badarkhe #endif
72d836df71SManish V Badarkhe 
7378a6c8ffSYeoreum Yun #if ENABLE_RME
74d836df71SManish V Badarkhe #if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) &&  \
75d836df71SManish V Badarkhe MEASURED_BOOT
76c8720729SZelalem Aweke #define ARM_TZC_REGIONS_DEF					        \
77d836df71SManish V Badarkhe 	ARM_TZC_RME_REGIONS_DEF,					\
78d836df71SManish V Badarkhe 	{ARM_EVENT_LOG_DRAM1_BASE, ARM_EVENT_LOG_DRAM1_END,             \
79d836df71SManish V Badarkhe 		TZC_REGION_S_RDWR, 0}
80d836df71SManish V Badarkhe #else
81d836df71SManish V Badarkhe #define ARM_TZC_REGIONS_DEF					        \
82d836df71SManish V Badarkhe 	ARM_TZC_RME_REGIONS_DEF
83d836df71SManish V Badarkhe #endif
84c8720729SZelalem Aweke 
8523411d2cSSummer Qin #else
8623411d2cSSummer Qin #define ARM_TZC_REGIONS_DEF						\
87c8720729SZelalem Aweke 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
8823411d2cSSummer Qin 		TZC_REGION_S_RDWR, 0},					\
8923411d2cSSummer Qin 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
9023411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS},	 			\
9123411d2cSSummer Qin 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
9223411d2cSSummer Qin 		PLAT_ARM_TZC_NS_DEV_ACCESS}
9323411d2cSSummer Qin #endif
9423411d2cSSummer Qin 
95b4315306SDan Handley #define ARM_CASSERT_MMAP						  \
96053b4f92SChris Kay 	CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
97053b4f92SChris Kay 		assert_plat_arm_mmap_mismatch);				  \
98053b4f92SChris Kay 	CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS)		  \
99b4315306SDan Handley 		<= MAX_MMAP_REGIONS,					  \
100b4315306SDan Handley 		assert_max_mmap_regions);
101b4315306SDan Handley 
1021eb735d7SRoberto Vargas void arm_setup_romlib(void);
1031eb735d7SRoberto Vargas 
104402b3cf8SJulius Werner #if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
105b4315306SDan Handley /*
106b4315306SDan Handley  * Use this macro to instantiate lock before it is used in below
107b4315306SDan Handley  * arm_lock_xxx() macros
108b4315306SDan Handley  */
1091931d1d7SSandrine Bailleux #define ARM_INSTANTIATE_LOCK	static DEFINE_BAKERY_LOCK(arm_lock)
110c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE	(&arm_lock)
11132aee841SRoberto Vargas 
11232aee841SRoberto Vargas #if !HW_ASSISTED_COHERENCY
11332aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK	DEFINE_BAKERY_LOCK(arm_scmi_lock)
11432aee841SRoberto Vargas #else
11532aee841SRoberto Vargas #define ARM_SCMI_INSTANTIATE_LOCK	spinlock_t arm_scmi_lock
11632aee841SRoberto Vargas #endif
11732aee841SRoberto Vargas #define ARM_SCMI_LOCK_GET_INSTANCE	(&arm_scmi_lock)
11832aee841SRoberto Vargas 
119b4315306SDan Handley /*
120b4315306SDan Handley  * These are wrapper macros to the Coherent Memory Bakery Lock API.
121b4315306SDan Handley  */
122b4315306SDan Handley #define arm_lock_init()		bakery_lock_init(&arm_lock)
123b4315306SDan Handley #define arm_lock_get()		bakery_lock_get(&arm_lock)
124b4315306SDan Handley #define arm_lock_release()	bakery_lock_release(&arm_lock)
125b4315306SDan Handley 
126b4315306SDan Handley #else
127b4315306SDan Handley 
128b4315306SDan Handley /*
1296f249345SYatharth Kochar  * Empty macros for all other BL stages other than BL31 and BL32
130b4315306SDan Handley  */
13119583169SJeenu Viswambharan #define ARM_INSTANTIATE_LOCK	static int arm_lock __unused
132c04a3b6cSSoby Mathew #define ARM_LOCK_GET_INSTANCE	0
133b4315306SDan Handley #define arm_lock_init()
134b4315306SDan Handley #define arm_lock_get()
135b4315306SDan Handley #define arm_lock_release()
136b4315306SDan Handley 
137402b3cf8SJulius Werner #endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
138b4315306SDan Handley 
139abdb953bSHarrison Mutai #ifdef __aarch64__
140abdb953bSHarrison Mutai #define TL_TAG_EXEC_EP_INFO	TL_TAG_EXEC_EP_INFO64
141abdb953bSHarrison Mutai #define TL_TAG_SRAM_LAYOUT	TL_TAG_SRAM_LAYOUT64
142abdb953bSHarrison Mutai #else
143abdb953bSHarrison Mutai #define TL_TAG_EXEC_EP_INFO	TL_TAG_EXEC_EP_INFO32
144abdb953bSHarrison Mutai #define TL_TAG_SRAM_LAYOUT	TL_TAG_SRAM_LAYOUT32
145abdb953bSHarrison Mutai #endif
146abdb953bSHarrison Mutai 
1472204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC
1482204afdeSSoby Mathew /*
1492204afdeSSoby Mathew  * Macros used to parse state information from State-ID if it is using the
1502204afdeSSoby Mathew  * recommended encoding for State-ID.
1512204afdeSSoby Mathew  */
1522204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_WIDTH		4
1532204afdeSSoby Mathew #define ARM_LOCAL_PSTATE_MASK		((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
1542204afdeSSoby Mathew 
1550a9c244bSJayanth Dodderi Chidanand /* Last in Level for the OS-initiated */
156e75cc247SWing Li #define ARM_LAST_AT_PLVL_MASK		(ARM_LOCAL_PSTATE_MASK <<	\
157e75cc247SWing Li 					 (ARM_LOCAL_PSTATE_WIDTH *	\
158e75cc247SWing Li 					  (PLAT_MAX_PWR_LVL + 1)))
159e75cc247SWing Li 
1602204afdeSSoby Mathew /* Macros to construct the composite power state */
1612204afdeSSoby Mathew 
1622204afdeSSoby Mathew /* Make composite power state parameter till power level 0 */
1632204afdeSSoby Mathew #if PSCI_EXTENDED_STATE_ID
1642204afdeSSoby Mathew 
1652204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
1662204afdeSSoby Mathew 		(((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
1672204afdeSSoby Mathew #else
1682204afdeSSoby Mathew #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
1692204afdeSSoby Mathew 		(((lvl0_state) << PSTATE_ID_SHIFT) | \
1702204afdeSSoby Mathew 		((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
1712204afdeSSoby Mathew 		((type) << PSTATE_TYPE_SHIFT))
1722204afdeSSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */
1732204afdeSSoby Mathew 
1742204afdeSSoby Mathew /* Make composite power state parameter till power level 1 */
1752204afdeSSoby Mathew #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
1762204afdeSSoby Mathew 		(((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
1772204afdeSSoby Mathew 		arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
1782204afdeSSoby Mathew 
1795f3a6030SSoby Mathew /* Make composite power state parameter till power level 2 */
1805f3a6030SSoby Mathew #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
1815f3a6030SSoby Mathew 		(((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
1825f3a6030SSoby Mathew 		arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
1835f3a6030SSoby Mathew 
1842204afdeSSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */
1852204afdeSSoby Mathew 
186b10d4499SJeenu Viswambharan /* ARM State switch error codes */
187b10d4499SJeenu Viswambharan #define STATE_SW_E_PARAM		(-2)
188b10d4499SJeenu Viswambharan #define STATE_SW_E_DENIED		(-3)
189b4315306SDan Handley 
190a6ffddecSMax Shvetsov /* plat_get_rotpk_info() flags */
191a6ffddecSMax Shvetsov #define ARM_ROTPK_REGS_ID			1
192a6ffddecSMax Shvetsov #define ARM_ROTPK_DEVEL_RSA_ID			2
193a6ffddecSMax Shvetsov #define ARM_ROTPK_DEVEL_ECDSA_ID		3
1945f899286Slaurenw-arm #define ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID	4
195b8ae6890Slaurenw-arm #define ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID	5
196b8ae6890Slaurenw-arm 
197b8ae6890Slaurenw-arm #define ARM_USE_DEVEL_ROTPK							\
198b8ae6890Slaurenw-arm 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_RSA_ID) ||			\
199b8ae6890Slaurenw-arm 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_ECDSA_ID) ||			\
200b8ae6890Slaurenw-arm 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID) ||	\
201b8ae6890Slaurenw-arm 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID)
2020e753437SManish V Badarkhe 
203b4315306SDan Handley /* IO storage utility functions */
20497399821SLouis Mayencourt int arm_io_setup(void);
205b4315306SDan Handley 
206ef1daa42SManish V Badarkhe /* Set image specification in IO block policy */
2072f1177b2SManish V Badarkhe int arm_set_image_source(unsigned int image_id, const char *part_name,
2082f1177b2SManish V Badarkhe 			 uintptr_t *dev_handle, uintptr_t *image_spec);
2092f1177b2SManish V Badarkhe void arm_set_fip_addr(uint32_t active_fw_bank_idx);
210ef1daa42SManish V Badarkhe 
211b4315306SDan Handley /* Security utility functions */
2124ed16765SSuyash Pathak void arm_tzc400_setup(uintptr_t tzc_base,
2134ed16765SSuyash Pathak 			const arm_tzc_regions_info_t *tzc_regions);
214618f0feeSVikram Kanigiri struct tzc_dmc500_driver_data;
21523411d2cSSummer Qin void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
21623411d2cSSummer Qin 			const arm_tzc_regions_info_t *tzc_regions);
217b4315306SDan Handley 
21888a0523eSAntonio Nino Diaz /* Console utility functions */
21988a0523eSAntonio Nino Diaz void arm_console_boot_init(void);
22088a0523eSAntonio Nino Diaz void arm_console_boot_end(void);
22188a0523eSAntonio Nino Diaz void arm_console_runtime_init(void);
22288a0523eSAntonio Nino Diaz void arm_console_runtime_end(void);
22388a0523eSAntonio Nino Diaz 
224c1bb8a05SSoby Mathew /* Systimer utility function */
225c1bb8a05SSoby Mathew void arm_configure_sys_timer(void);
226c1bb8a05SSoby Mathew 
227b4315306SDan Handley /* PM utility functions */
22838dce70fSSoby Mathew int arm_validate_power_state(unsigned int power_state,
22938dce70fSSoby Mathew 			    psci_power_state_t *req_state);
23071e7a4e5SJeenu Viswambharan int arm_validate_psci_entrypoint(uintptr_t entrypoint);
231f9e858b1SSoby Mathew int arm_validate_ns_entrypoint(uintptr_t entrypoint);
232e35a3fb5SSoby Mathew void arm_system_pwr_domain_save(void);
233c1bb8a05SSoby Mathew void arm_system_pwr_domain_resume(void);
234dc6aad2eSRoberto Vargas int arm_psci_read_mem_protect(int *enabled);
235f145403cSRoberto Vargas int arm_nor_psci_write_mem_protect(int val);
236638b034cSRoberto Vargas void arm_nor_psci_do_static_mem_protect(void);
237638b034cSRoberto Vargas void arm_nor_psci_do_dyn_mem_protect(void);
238f145403cSRoberto Vargas int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
23938dce70fSSoby Mathew 
24038dce70fSSoby Mathew /* Topology utility function */
24138dce70fSSoby Mathew int arm_check_mpidr(u_register_t mpidr);
242b4315306SDan Handley 
243b4315306SDan Handley /* BL1 utility functions */
244b4315306SDan Handley void arm_bl1_early_platform_setup(void);
245b4315306SDan Handley void arm_bl1_platform_setup(void);
246b4315306SDan Handley void arm_bl1_plat_arch_setup(void);
247b4315306SDan Handley 
248b4315306SDan Handley /* BL2 utility functions */
2498187b95eSJayanth Dodderi Chidanand void arm_bl2_early_platform_setup(u_register_t arg0, u_register_t arg1,
2508187b95eSJayanth Dodderi Chidanand 				   u_register_t arg2, u_register_t arg3);
251b4315306SDan Handley void arm_bl2_platform_setup(void);
252b4315306SDan Handley void arm_bl2_plat_arch_setup(void);
25301907f3fSHarrison Mutai uint32_t arm_get_spsr(unsigned int image_id);
254609e053cSAmbroise Vincent int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
25507570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id);
2565b8d50e4SSathees Balya struct bl_params *arm_get_next_bl_params(void);
257a5566f65SHarrison Mutai void arm_bl2_setup_next_ep_info(bl_mem_params_node_t *next_param_node);
258b4315306SDan Handley 
25981528dbcSRoberto Vargas /* BL2 at EL3 functions */
26081528dbcSRoberto Vargas void arm_bl2_el3_early_platform_setup(void);
26181528dbcSRoberto Vargas void arm_bl2_el3_plat_arch_setup(void);
262973e0b7fSDivin Raj #if ARM_FW_CONFIG_LOAD_ENABLE
263973e0b7fSDivin Raj void arm_bl2_el3_plat_config_load(void);
264973e0b7fSDivin Raj #endif /* ARM_FW_CONFIG_LOAD_ENABLE */
26581528dbcSRoberto Vargas 
266dcda29f6SYatharth Kochar /* BL2U utility functions */
267dcda29f6SYatharth Kochar void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
268dcda29f6SYatharth Kochar 				void *plat_info);
269dcda29f6SYatharth Kochar void arm_bl2u_platform_setup(void);
270dcda29f6SYatharth Kochar void arm_bl2u_plat_arch_setup(void);
271dcda29f6SYatharth Kochar 
272d178637dSJuan Castillo /* BL31 utility functions */
273a5566f65SHarrison Mutai void arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1,
274a5566f65SHarrison Mutai 				   u_register_t arg2, u_register_t arg3);
275b4315306SDan Handley void arm_bl31_platform_setup(void);
276080225daSSoby Mathew void arm_bl31_plat_runtime_setup(void);
277b4315306SDan Handley void arm_bl31_plat_arch_setup(void);
278b4315306SDan Handley 
279a5566f65SHarrison Mutai /* Firmware Handoff utility functions */
280b5d0740eSHarrison Mutai #if TRANSFER_LIST
281a5566f65SHarrison Mutai void arm_transfer_list_dyn_cfg_init(struct transfer_list_header *secure_tl);
282a5566f65SHarrison Mutai void arm_transfer_list_populate_ep_info(bl_mem_params_node_t *next_param_node,
283fe94a21aSHarrison Mutai 					struct transfer_list_header *secure_tl);
284ada4e59dSHarrison Mutai void arm_transfer_list_copy_hw_config(struct transfer_list_header *secure_tl,
285ada4e59dSHarrison Mutai 				      struct transfer_list_header *ns_tl);
286ada4e59dSHarrison Mutai struct transfer_list_entry *
287ada4e59dSHarrison Mutai arm_transfer_list_set_heap_info(struct transfer_list_header *tl);
288ada4e59dSHarrison Mutai void arm_transfer_list_get_heap_info(void **heap_addr, size_t *heap_size);
289b5d0740eSHarrison Mutai #endif
290a5566f65SHarrison Mutai 
291b4315306SDan Handley /* TSP utility functions */
2929018b7b8SHarrison Mutai void arm_tsp_early_platform_setup(u_register_t arg0, u_register_t arg1,
2939018b7b8SHarrison Mutai 				  u_register_t arg2, u_register_t arg3);
294b4315306SDan Handley 
295181bbd41SSoby Mathew /* SP_MIN utility functions */
29689213498SHarrison Mutai void arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
29789213498SHarrison Mutai 			u_register_t arg2, u_register_t arg3);
29821568304SDimitris Papastamos void arm_sp_min_plat_runtime_setup(void);
29926d1e0c3SMadhukar Pappireddy void arm_sp_min_plat_arch_setup(void);
300181bbd41SSoby Mathew 
301436223deSYatharth Kochar /* FIP TOC validity check */
302d6dcbcadSLouis Mayencourt bool arm_io_is_toc_valid(void);
303b4315306SDan Handley 
304c228956aSSoby Mathew /* Utility functions for Dynamic Config */
3053b48ca17SChris Kay 
306ba597da7SJohn Tsichritzis void arm_bl1_set_mbedtls_heap(void);
307ba597da7SJohn Tsichritzis int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
308c228956aSSoby Mathew 
3093b48ca17SChris Kay #if IMAGE_BL2
3103b48ca17SChris Kay void arm_bl2_dyn_cfg_init(void);
3113b48ca17SChris Kay #endif /* IMAGE_BL2 */
3123b48ca17SChris Kay 
3130ab49645SAlexei Fedorov #if MEASURED_BOOT
3141f47a713STamas Ban #if DICE_PROTECTION_ENVIRONMENT
3151f47a713STamas Ban int arm_set_nt_fw_info(int *ctx_handle);
3161f47a713STamas Ban int arm_set_tb_fw_info(int *ctx_handle);
3171f47a713STamas Ban int arm_get_tb_fw_info(int *ctx_handle);
3181f47a713STamas Ban #else
3191f47a713STamas Ban /* Specific to event log backend */
320efa65218SManish V Badarkhe int arm_set_tos_fw_info(uintptr_t log_addr, size_t log_size);
321efa65218SManish V Badarkhe int arm_set_nt_fw_info(
3227b4e1fbbSAlexei Fedorov /*
3237b4e1fbbSAlexei Fedorov  * Currently OP-TEE does not support reading DTBs from Secure memory
3247b4e1fbbSAlexei Fedorov  * and this option should be removed when feature is supported.
3257b4e1fbbSAlexei Fedorov  */
3267b4e1fbbSAlexei Fedorov #ifdef SPD_opteed
3277b4e1fbbSAlexei Fedorov 			uintptr_t log_addr,
3280ab49645SAlexei Fedorov #endif
3297b4e1fbbSAlexei Fedorov 			size_t log_size, uintptr_t *ns_log_addr);
3301cf3e2f0SManish V Badarkhe int arm_set_tb_fw_info(uintptr_t log_addr, size_t log_size,
3311cf3e2f0SManish V Badarkhe 		       size_t log_max_size);
3321cf3e2f0SManish V Badarkhe int arm_get_tb_fw_info(uint64_t *log_addr, size_t *log_size,
3331cf3e2f0SManish V Badarkhe 		       size_t *log_max_size);
3341f47a713STamas Ban #endif /* DICE_PROTECTION_ENVIRONMENT */
3357b4e1fbbSAlexei Fedorov #endif /* MEASURED_BOOT */
3360ab49645SAlexei Fedorov 
337b4315306SDan Handley /*
338cb4adb0dSDaniel Boulby  * Free the memory storing initialization code only used during an images boot
339cb4adb0dSDaniel Boulby  * time so it can be reclaimed for runtime data
340cb4adb0dSDaniel Boulby  */
341cb4adb0dSDaniel Boulby void arm_free_init_memory(void);
342cb4adb0dSDaniel Boulby 
343cb4adb0dSDaniel Boulby /*
34460e8f3cfSPetre-Ionut Tudor  * Make the higher level translation tables read-only
34560e8f3cfSPetre-Ionut Tudor  */
34660e8f3cfSPetre-Ionut Tudor void arm_xlat_make_tables_readonly(void);
34760e8f3cfSPetre-Ionut Tudor 
34860e8f3cfSPetre-Ionut Tudor /*
349b4315306SDan Handley  * Mandatory functions required in ARM standard platforms
350b4315306SDan Handley  */
3510108047aSSoby Mathew unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
3525d893410SBoyan Karatotev 
3535d893410SBoyan Karatotev /* should not be used, but keep for compatibility */
3545d893410SBoyan Karatotev #if USE_GIC_DRIVER == 0
35527573c59SAchin Gupta void plat_arm_gic_driver_init(void);
356b4315306SDan Handley void plat_arm_gic_init(void);
35727573c59SAchin Gupta void plat_arm_gic_cpuif_enable(void);
35827573c59SAchin Gupta void plat_arm_gic_cpuif_disable(void);
359d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_on(void);
360d17b953aSJeenu Viswambharan void plat_arm_gic_redistif_off(void);
36127573c59SAchin Gupta void plat_arm_gic_pcpu_init(void);
362e35a3fb5SSoby Mathew void plat_arm_gic_save(void);
363e35a3fb5SSoby Mathew void plat_arm_gic_resume(void);
3645d893410SBoyan Karatotev #endif
365b4315306SDan Handley void plat_arm_security_setup(void);
366b4315306SDan Handley void plat_arm_pwrc_setup(void);
367*36fbcf4dSAhmed Azeem #if !HW_ASSISTED_COHERENCY
3686355f234SVikram Kanigiri void plat_arm_interconnect_init(void);
3696355f234SVikram Kanigiri void plat_arm_interconnect_enter_coherency(void);
3706355f234SVikram Kanigiri void plat_arm_interconnect_exit_coherency(void);
371*36fbcf4dSAhmed Azeem #endif /* HW_ASSISTED_COHERENCY */
3722a246d2eSDimitris Papastamos void plat_arm_program_trusted_mailbox(uintptr_t address);
373d6dcbcadSLouis Mayencourt bool plat_arm_bl1_fwu_needed(void);
37489c58a50SJagdish Gediya int plat_arm_ni_setup(uintptr_t global_cfg);
37537b70031SAmbroise Vincent __dead2 void plat_arm_error_handler(int err);
376b4315306SDan Handley 
37774c21244SVijayenthiran Subramaniam /*
378a6ffddecSMax Shvetsov  * Optional functions in ARM standard platforms
37974c21244SVijayenthiran Subramaniam  */
38075170704SBoyan Karatotev void gic_set_gicr_frames(const uintptr_t *plat_gicr_frames);
38188005701SSandrine Bailleux int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
382a6ffddecSMax Shvetsov 	unsigned int *flags);
383a6ffddecSMax Shvetsov int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
384a6ffddecSMax Shvetsov 	unsigned int *flags);
385a6ffddecSMax Shvetsov int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
386a6ffddecSMax Shvetsov 	unsigned int *flags);
387a6ffddecSMax Shvetsov int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
388a6ffddecSMax Shvetsov 	unsigned int *flags);
38974c21244SVijayenthiran Subramaniam 
390d8d6cf24SSummer Qin #if ARM_PLAT_MT
391d8d6cf24SSummer Qin unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
392d8d6cf24SSummer Qin #endif
393d8d6cf24SSummer Qin 
394e6ae019aSArvind Ram Prakash unsigned int plat_cluster_id_by_mpidr(u_register_t mpidr);
395e6ae019aSArvind Ram Prakash 
396a8aa7fecSYatharth Kochar /*
397a8aa7fecSYatharth Kochar  * This function is called after loading SCP_BL2 image and it is used to perform
398a8aa7fecSYatharth Kochar  * any platform-specific actions required to handle the SCP firmware.
399a8aa7fecSYatharth Kochar  */
400a8aa7fecSYatharth Kochar int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
401a8aa7fecSYatharth Kochar 
402b4315306SDan Handley /*
403b4315306SDan Handley  * Optional functions required in ARM standard platforms
404b4315306SDan Handley  */
405b4315306SDan Handley void plat_arm_io_setup(void);
406b4315306SDan Handley int plat_arm_get_alt_image_source(
40716948ae1SJuan Castillo 	unsigned int image_id,
40816948ae1SJuan Castillo 	uintptr_t *dev_handle,
40916948ae1SJuan Castillo 	uintptr_t *image_spec);
41038dce70fSSoby Mathew unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
41165cb1c4cSVikram Kanigiri const mmap_region_t *plat_arm_get_mmap(void);
412b4315306SDan Handley 
41386e4859aSRohit Mathew const arm_gpt_info_t *plat_arm_get_gpt_info(void);
414341df6afSRohit Mathew void arm_gpt_setup(void);
41586e4859aSRohit Mathew 
4165486a965SSoby Mathew /* Allow platform to override psci_pm_ops during runtime */
4175486a965SSoby Mathew const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
4185486a965SSoby Mathew 
419b10d4499SJeenu Viswambharan /* Execution state switch in ARM platforms */
420b10d4499SJeenu Viswambharan int arm_execution_state_switch(unsigned int smc_fid,
421b10d4499SJeenu Viswambharan 		uint32_t pc_hi,
422b10d4499SJeenu Viswambharan 		uint32_t pc_lo,
423b10d4499SJeenu Viswambharan 		uint32_t cookie_hi,
424b10d4499SJeenu Viswambharan 		uint32_t cookie_lo,
425b10d4499SJeenu Viswambharan 		void *handle);
426b10d4499SJeenu Viswambharan 
4270ed8c001SSoby Mathew /* Optional functions for SP_MIN */
4280ed8c001SSoby Mathew void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
4290ed8c001SSoby Mathew 			u_register_t arg2, u_register_t arg3);
4300ed8c001SSoby Mathew 
4311af540efSRoberto Vargas /* global variables */
4321af540efSRoberto Vargas extern plat_psci_ops_t plat_arm_psci_pm_ops;
4331af540efSRoberto Vargas extern const mmap_region_t plat_arm_mmap[];
434ecd62429SJeenu Viswambharan extern const unsigned int arm_pm_idle_states[];
435d5705719SHarrison Mutai extern struct transfer_list_header *secure_tl;
4361af540efSRoberto Vargas 
437b0c97dafSAditya Angadi /* secure watchdog */
438b0c97dafSAditya Angadi void plat_arm_secure_wdt_start(void);
439b0c97dafSAditya Angadi void plat_arm_secure_wdt_stop(void);
44028b2d86cSMadhukar Pappireddy void plat_arm_secure_wdt_refresh(void);
441b0c97dafSAditya Angadi 
4420e753437SManish V Badarkhe /* Get SOC-ID of ARM platform */
4430e753437SManish V Badarkhe uint32_t plat_arm_get_soc_id(void);
4440e753437SManish V Badarkhe 
44515b94cc1SAntonio Nino Diaz #endif /* PLAT_ARM_H */
446