1*e29efeb1SAntonio Nino Diaz /* 2*e29efeb1SAntonio Nino Diaz * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 3*e29efeb1SAntonio Nino Diaz * 4*e29efeb1SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5*e29efeb1SAntonio Nino Diaz */ 6*e29efeb1SAntonio Nino Diaz #ifndef __ARM_SPM_DEF_H__ 7*e29efeb1SAntonio Nino Diaz #define __ARM_SPM_DEF_H__ 8*e29efeb1SAntonio Nino Diaz 9*e29efeb1SAntonio Nino Diaz #include <arm_def.h> 10*e29efeb1SAntonio Nino Diaz #include <platform_def.h> 11*e29efeb1SAntonio Nino Diaz #include <utils_def.h> 12*e29efeb1SAntonio Nino Diaz #include <xlat_tables_defs.h> 13*e29efeb1SAntonio Nino Diaz 14*e29efeb1SAntonio Nino Diaz /* 15*e29efeb1SAntonio Nino Diaz * If BL31 is placed in DRAM, place the Secure Partition in DRAM right after the 16*e29efeb1SAntonio Nino Diaz * region used by BL31. If BL31 it is placed in SRAM, put the Secure Partition 17*e29efeb1SAntonio Nino Diaz * at the base of DRAM. 18*e29efeb1SAntonio Nino Diaz */ 19*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_BASE BL32_BASE 20*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_LIMIT BL32_LIMIT 21*e29efeb1SAntonio Nino Diaz /* The maximum size of the S-EL0 payload can be 3MB */ 22*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_SIZE ULL(0x300000) 23*e29efeb1SAntonio Nino Diaz 24*e29efeb1SAntonio Nino Diaz #ifdef IMAGE_BL2 25*e29efeb1SAntonio Nino Diaz /* SPM Payload memory. Mapped as RW in BL2. */ 26*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_MMAP MAP_REGION_FLAT( \ 27*e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_BASE, \ 28*e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_SIZE, \ 29*e29efeb1SAntonio Nino Diaz MT_MEMORY | MT_RW | MT_SECURE) 30*e29efeb1SAntonio Nino Diaz #endif 31*e29efeb1SAntonio Nino Diaz #ifdef IMAGE_BL31 32*e29efeb1SAntonio Nino Diaz /* SPM Payload memory. Mapped as code in S-EL1 */ 33*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_MMAP MAP_REGION2( \ 34*e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_BASE, \ 35*e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_BASE, \ 36*e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_SIZE, \ 37*e29efeb1SAntonio Nino Diaz MT_CODE | MT_SECURE | MT_USER, \ 38*e29efeb1SAntonio Nino Diaz PAGE_SIZE) 39*e29efeb1SAntonio Nino Diaz #endif 40*e29efeb1SAntonio Nino Diaz 41*e29efeb1SAntonio Nino Diaz /* 42*e29efeb1SAntonio Nino Diaz * Memory shared between EL3 and S-EL0. It is used by EL3 to push data into 43*e29efeb1SAntonio Nino Diaz * S-EL0, so it is mapped with RW permission from EL3 and with RO permission 44*e29efeb1SAntonio Nino Diaz * from S-EL0. Placed after SPM Payload memory. 45*e29efeb1SAntonio Nino Diaz */ 46*e29efeb1SAntonio Nino Diaz #define PLAT_SPM_BUF_BASE (ARM_SP_IMAGE_BASE + ARM_SP_IMAGE_SIZE) 47*e29efeb1SAntonio Nino Diaz #define PLAT_SPM_BUF_SIZE ULL(0x100000) 48*e29efeb1SAntonio Nino Diaz 49*e29efeb1SAntonio Nino Diaz #define ARM_SPM_BUF_EL3_MMAP MAP_REGION_FLAT( \ 50*e29efeb1SAntonio Nino Diaz PLAT_SPM_BUF_BASE, \ 51*e29efeb1SAntonio Nino Diaz PLAT_SPM_BUF_SIZE, \ 52*e29efeb1SAntonio Nino Diaz MT_RW_DATA | MT_SECURE) 53*e29efeb1SAntonio Nino Diaz #define ARM_SPM_BUF_EL0_MMAP MAP_REGION2( \ 54*e29efeb1SAntonio Nino Diaz PLAT_SPM_BUF_BASE, \ 55*e29efeb1SAntonio Nino Diaz PLAT_SPM_BUF_BASE, \ 56*e29efeb1SAntonio Nino Diaz PLAT_SPM_BUF_SIZE, \ 57*e29efeb1SAntonio Nino Diaz MT_RO_DATA | MT_SECURE | MT_USER,\ 58*e29efeb1SAntonio Nino Diaz PAGE_SIZE) 59*e29efeb1SAntonio Nino Diaz 60*e29efeb1SAntonio Nino Diaz /* 61*e29efeb1SAntonio Nino Diaz * Memory shared between Normal world and S-EL0 for passing data during service 62*e29efeb1SAntonio Nino Diaz * requests. Mapped as RW and NS. Placed after the shared memory between EL3 and 63*e29efeb1SAntonio Nino Diaz * S-EL0. 64*e29efeb1SAntonio Nino Diaz */ 65*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NS_BUF_BASE (PLAT_SPM_BUF_BASE + PLAT_SPM_BUF_SIZE) 66*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NS_BUF_SIZE ULL(0x10000) 67*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NS_BUF_MMAP MAP_REGION2( \ 68*e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_NS_BUF_BASE, \ 69*e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_NS_BUF_BASE, \ 70*e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_NS_BUF_SIZE, \ 71*e29efeb1SAntonio Nino Diaz MT_RW_DATA | MT_NS | MT_USER, \ 72*e29efeb1SAntonio Nino Diaz PAGE_SIZE) 73*e29efeb1SAntonio Nino Diaz 74*e29efeb1SAntonio Nino Diaz /* 75*e29efeb1SAntonio Nino Diaz * RW memory, which uses the remaining Trusted DRAM. Placed after the memory 76*e29efeb1SAntonio Nino Diaz * shared between Secure and Non-secure worlds. First there is the stack memory 77*e29efeb1SAntonio Nino Diaz * for all CPUs and then there is the common heap memory. Both are mapped with 78*e29efeb1SAntonio Nino Diaz * RW permissions. 79*e29efeb1SAntonio Nino Diaz */ 80*e29efeb1SAntonio Nino Diaz #define PLAT_SP_IMAGE_STACK_BASE (ARM_SP_IMAGE_NS_BUF_BASE + \ 81*e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_NS_BUF_SIZE) 82*e29efeb1SAntonio Nino Diaz #define PLAT_SP_IMAGE_STACK_PCPU_SIZE ULL(0x2000) 83*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_STACK_TOTAL_SIZE (PLATFORM_CORE_COUNT * \ 84*e29efeb1SAntonio Nino Diaz PLAT_SP_IMAGE_STACK_PCPU_SIZE) 85*e29efeb1SAntonio Nino Diaz 86*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_HEAP_BASE (PLAT_SP_IMAGE_STACK_BASE + \ 87*e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_STACK_TOTAL_SIZE) 88*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_HEAP_SIZE (ARM_SP_IMAGE_LIMIT - ARM_SP_IMAGE_HEAP_BASE) 89*e29efeb1SAntonio Nino Diaz 90*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_RW_MMAP MAP_REGION2( \ 91*e29efeb1SAntonio Nino Diaz PLAT_SP_IMAGE_STACK_BASE, \ 92*e29efeb1SAntonio Nino Diaz PLAT_SP_IMAGE_STACK_BASE, \ 93*e29efeb1SAntonio Nino Diaz (ARM_SP_IMAGE_LIMIT - \ 94*e29efeb1SAntonio Nino Diaz PLAT_SP_IMAGE_STACK_BASE), \ 95*e29efeb1SAntonio Nino Diaz MT_RW_DATA | MT_SECURE | MT_USER,\ 96*e29efeb1SAntonio Nino Diaz PAGE_SIZE) 97*e29efeb1SAntonio Nino Diaz 98*e29efeb1SAntonio Nino Diaz /* Total number of memory regions with distinct properties */ 99*e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NUM_MEM_REGIONS 6 100*e29efeb1SAntonio Nino Diaz 101*e29efeb1SAntonio Nino Diaz /* Cookies passed to the Secure Partition at boot. Not used by ARM platforms. */ 102*e29efeb1SAntonio Nino Diaz #define PLAT_SPM_COOKIE_0 ULL(0) 103*e29efeb1SAntonio Nino Diaz #define PLAT_SPM_COOKIE_1 ULL(0) 104*e29efeb1SAntonio Nino Diaz 105*e29efeb1SAntonio Nino Diaz #endif /* __ARM_SPM_DEF_H__ */ 106