1e29efeb1SAntonio Nino Diaz /* 2e29efeb1SAntonio Nino Diaz * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 3e29efeb1SAntonio Nino Diaz * 4e29efeb1SAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5e29efeb1SAntonio Nino Diaz */ 6c3cf06f1SAntonio Nino Diaz #ifndef ARM_SPM_DEF_H 7c3cf06f1SAntonio Nino Diaz #define ARM_SPM_DEF_H 8e29efeb1SAntonio Nino Diaz 9e29efeb1SAntonio Nino Diaz #include <arm_def.h> 10e29efeb1SAntonio Nino Diaz #include <utils_def.h> 11e29efeb1SAntonio Nino Diaz #include <xlat_tables_defs.h> 12e29efeb1SAntonio Nino Diaz 13e29efeb1SAntonio Nino Diaz /* 14680389a6SAntonio Nino Diaz * Reserve 4 MiB for binaries of Secure Partitions and Resource Description 15680389a6SAntonio Nino Diaz * blobs. 16680389a6SAntonio Nino Diaz */ 17680389a6SAntonio Nino Diaz #define PLAT_SP_PACKAGE_BASE BL32_BASE 18680389a6SAntonio Nino Diaz #define PLAT_SP_PACKAGE_SIZE ULL(0x400000) 19680389a6SAntonio Nino Diaz 20680389a6SAntonio Nino Diaz #define PLAT_MAP_SP_PACKAGE_MEM_RO MAP_REGION_FLAT( \ 21680389a6SAntonio Nino Diaz PLAT_SP_PACKAGE_BASE, \ 22680389a6SAntonio Nino Diaz PLAT_SP_PACKAGE_SIZE, \ 23680389a6SAntonio Nino Diaz MT_MEMORY | MT_RO | MT_SECURE) 24680389a6SAntonio Nino Diaz #define PLAT_MAP_SP_PACKAGE_MEM_RW MAP_REGION_FLAT( \ 25680389a6SAntonio Nino Diaz PLAT_SP_PACKAGE_BASE, \ 26680389a6SAntonio Nino Diaz PLAT_SP_PACKAGE_SIZE, \ 27680389a6SAntonio Nino Diaz MT_MEMORY | MT_RW | MT_SECURE) 28680389a6SAntonio Nino Diaz 29680389a6SAntonio Nino Diaz /* 30680389a6SAntonio Nino Diaz * The rest of the memory reserved for BL32 is free for SPM to use it as memory 31680389a6SAntonio Nino Diaz * pool to allocate memory regions requested in the resource description. 32680389a6SAntonio Nino Diaz */ 33680389a6SAntonio Nino Diaz #define PLAT_SPM_HEAP_BASE (PLAT_SP_PACKAGE_BASE + PLAT_SP_PACKAGE_SIZE) 34680389a6SAntonio Nino Diaz #define PLAT_SPM_HEAP_SIZE (BL32_LIMIT - BL32_BASE - PLAT_SP_PACKAGE_SIZE) 35680389a6SAntonio Nino Diaz 36680389a6SAntonio Nino Diaz #if SPM_DEPRECATED 37680389a6SAntonio Nino Diaz 38680389a6SAntonio Nino Diaz /* 39e29efeb1SAntonio Nino Diaz * If BL31 is placed in DRAM, place the Secure Partition in DRAM right after the 40e29efeb1SAntonio Nino Diaz * region used by BL31. If BL31 it is placed in SRAM, put the Secure Partition 41e29efeb1SAntonio Nino Diaz * at the base of DRAM. 42e29efeb1SAntonio Nino Diaz */ 43e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_BASE BL32_BASE 44e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_LIMIT BL32_LIMIT 45e29efeb1SAntonio Nino Diaz /* The maximum size of the S-EL0 payload can be 3MB */ 46e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_SIZE ULL(0x300000) 47e29efeb1SAntonio Nino Diaz 48e29efeb1SAntonio Nino Diaz #ifdef IMAGE_BL2 49e29efeb1SAntonio Nino Diaz /* SPM Payload memory. Mapped as RW in BL2. */ 50e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_MMAP MAP_REGION_FLAT( \ 51e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_BASE, \ 52e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_SIZE, \ 53e29efeb1SAntonio Nino Diaz MT_MEMORY | MT_RW | MT_SECURE) 54e29efeb1SAntonio Nino Diaz #endif 5509d413a1SAntonio Nino Diaz 56e29efeb1SAntonio Nino Diaz #ifdef IMAGE_BL31 57e29efeb1SAntonio Nino Diaz /* SPM Payload memory. Mapped as code in S-EL1 */ 58e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_MMAP MAP_REGION2( \ 59e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_BASE, \ 60e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_BASE, \ 61e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_SIZE, \ 62e29efeb1SAntonio Nino Diaz MT_CODE | MT_SECURE | MT_USER, \ 63e29efeb1SAntonio Nino Diaz PAGE_SIZE) 64e29efeb1SAntonio Nino Diaz #endif 65e29efeb1SAntonio Nino Diaz 66e29efeb1SAntonio Nino Diaz /* 67e29efeb1SAntonio Nino Diaz * Memory shared between EL3 and S-EL0. It is used by EL3 to push data into 68e29efeb1SAntonio Nino Diaz * S-EL0, so it is mapped with RW permission from EL3 and with RO permission 69e29efeb1SAntonio Nino Diaz * from S-EL0. Placed after SPM Payload memory. 70e29efeb1SAntonio Nino Diaz */ 71e29efeb1SAntonio Nino Diaz #define PLAT_SPM_BUF_BASE (ARM_SP_IMAGE_BASE + ARM_SP_IMAGE_SIZE) 72e29efeb1SAntonio Nino Diaz #define PLAT_SPM_BUF_SIZE ULL(0x100000) 73e29efeb1SAntonio Nino Diaz 74e29efeb1SAntonio Nino Diaz #define ARM_SPM_BUF_EL3_MMAP MAP_REGION_FLAT( \ 75e29efeb1SAntonio Nino Diaz PLAT_SPM_BUF_BASE, \ 76e29efeb1SAntonio Nino Diaz PLAT_SPM_BUF_SIZE, \ 77e29efeb1SAntonio Nino Diaz MT_RW_DATA | MT_SECURE) 78e29efeb1SAntonio Nino Diaz #define ARM_SPM_BUF_EL0_MMAP MAP_REGION2( \ 79e29efeb1SAntonio Nino Diaz PLAT_SPM_BUF_BASE, \ 80e29efeb1SAntonio Nino Diaz PLAT_SPM_BUF_BASE, \ 81e29efeb1SAntonio Nino Diaz PLAT_SPM_BUF_SIZE, \ 82e29efeb1SAntonio Nino Diaz MT_RO_DATA | MT_SECURE | MT_USER,\ 83e29efeb1SAntonio Nino Diaz PAGE_SIZE) 84e29efeb1SAntonio Nino Diaz 85e29efeb1SAntonio Nino Diaz /* 86e29efeb1SAntonio Nino Diaz * Memory shared between Normal world and S-EL0 for passing data during service 87e29efeb1SAntonio Nino Diaz * requests. Mapped as RW and NS. Placed after the shared memory between EL3 and 88e29efeb1SAntonio Nino Diaz * S-EL0. 89e29efeb1SAntonio Nino Diaz */ 90e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NS_BUF_BASE (PLAT_SPM_BUF_BASE + PLAT_SPM_BUF_SIZE) 91e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NS_BUF_SIZE ULL(0x10000) 92e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NS_BUF_MMAP MAP_REGION2( \ 93e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_NS_BUF_BASE, \ 94e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_NS_BUF_BASE, \ 95e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_NS_BUF_SIZE, \ 96e29efeb1SAntonio Nino Diaz MT_RW_DATA | MT_NS | MT_USER, \ 97e29efeb1SAntonio Nino Diaz PAGE_SIZE) 98e29efeb1SAntonio Nino Diaz 99e29efeb1SAntonio Nino Diaz /* 100e29efeb1SAntonio Nino Diaz * RW memory, which uses the remaining Trusted DRAM. Placed after the memory 1012e4a509dSSughosh Ganu * shared between Secure and Non-secure worlds, or after the platform specific 1022e4a509dSSughosh Ganu * buffers, if defined. First there is the stack memory for all CPUs and then 1032e4a509dSSughosh Ganu * there is the common heap memory. Both are mapped with RW permissions. 104e29efeb1SAntonio Nino Diaz */ 1052e4a509dSSughosh Ganu #define PLAT_SP_IMAGE_STACK_BASE PLAT_ARM_SP_IMAGE_STACK_BASE 106e29efeb1SAntonio Nino Diaz #define PLAT_SP_IMAGE_STACK_PCPU_SIZE ULL(0x2000) 107e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_STACK_TOTAL_SIZE (PLATFORM_CORE_COUNT * \ 108e29efeb1SAntonio Nino Diaz PLAT_SP_IMAGE_STACK_PCPU_SIZE) 109e29efeb1SAntonio Nino Diaz 110e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_HEAP_BASE (PLAT_SP_IMAGE_STACK_BASE + \ 111e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_STACK_TOTAL_SIZE) 112e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_HEAP_SIZE (ARM_SP_IMAGE_LIMIT - ARM_SP_IMAGE_HEAP_BASE) 113e29efeb1SAntonio Nino Diaz 114e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_RW_MMAP MAP_REGION2( \ 115e29efeb1SAntonio Nino Diaz PLAT_SP_IMAGE_STACK_BASE, \ 116e29efeb1SAntonio Nino Diaz PLAT_SP_IMAGE_STACK_BASE, \ 117e29efeb1SAntonio Nino Diaz (ARM_SP_IMAGE_LIMIT - \ 118e29efeb1SAntonio Nino Diaz PLAT_SP_IMAGE_STACK_BASE), \ 119e29efeb1SAntonio Nino Diaz MT_RW_DATA | MT_SECURE | MT_USER,\ 120e29efeb1SAntonio Nino Diaz PAGE_SIZE) 121e29efeb1SAntonio Nino Diaz 122e29efeb1SAntonio Nino Diaz /* Total number of memory regions with distinct properties */ 123e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NUM_MEM_REGIONS 6 124e29efeb1SAntonio Nino Diaz 12509d413a1SAntonio Nino Diaz #endif /* SPM_DEPRECATED */ 12609d413a1SAntonio Nino Diaz 127e29efeb1SAntonio Nino Diaz /* Cookies passed to the Secure Partition at boot. Not used by ARM platforms. */ 128e29efeb1SAntonio Nino Diaz #define PLAT_SPM_COOKIE_0 ULL(0) 129e29efeb1SAntonio Nino Diaz #define PLAT_SPM_COOKIE_1 ULL(0) 130e29efeb1SAntonio Nino Diaz 131e458302bSAntonio Nino Diaz /* 132e458302bSAntonio Nino Diaz * Max number of elements supported by SPM in this platform. The defines below 133e458302bSAntonio Nino Diaz * are used to allocate memory at compile time for different arrays in SPM. 134e458302bSAntonio Nino Diaz */ 1350fa1a021SAntonio Nino Diaz #define PLAT_SPM_MAX_PARTITIONS U(2) 1360fa1a021SAntonio Nino Diaz 137e458302bSAntonio Nino Diaz #define PLAT_SPM_MEM_REGIONS_MAX U(80) 138e458302bSAntonio Nino Diaz #define PLAT_SPM_NOTIFICATIONS_MAX U(30) 139e458302bSAntonio Nino Diaz #define PLAT_SPM_SERVICES_MAX U(30) 140e458302bSAntonio Nino Diaz 14156ae9792SAntonio Nino Diaz #define PLAT_SPCI_HANDLES_MAX_NUM U(20) 142*aa9ae898SAntonio Nino Diaz #define PLAT_SPM_RESPONSES_MAX U(30) 14356ae9792SAntonio Nino Diaz 144c3cf06f1SAntonio Nino Diaz #endif /* ARM_SPM_DEF_H */ 145