xref: /rk3399_ARM-atf/include/plat/arm/common/arm_spm_def.h (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
1e29efeb1SAntonio Nino Diaz /*
2e29efeb1SAntonio Nino Diaz  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3e29efeb1SAntonio Nino Diaz  *
4e29efeb1SAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
5e29efeb1SAntonio Nino Diaz  */
6c3cf06f1SAntonio Nino Diaz #ifndef ARM_SPM_DEF_H
7c3cf06f1SAntonio Nino Diaz #define ARM_SPM_DEF_H
8e29efeb1SAntonio Nino Diaz 
9*09d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
10*09d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h>
11*09d40e0eSAntonio Nino Diaz 
12e29efeb1SAntonio Nino Diaz #include <arm_def.h>
13e29efeb1SAntonio Nino Diaz 
14e29efeb1SAntonio Nino Diaz /*
15680389a6SAntonio Nino Diaz  * Reserve 4 MiB for binaries of Secure Partitions and Resource Description
16680389a6SAntonio Nino Diaz  * blobs.
17680389a6SAntonio Nino Diaz  */
18680389a6SAntonio Nino Diaz #define PLAT_SP_PACKAGE_BASE	BL32_BASE
19680389a6SAntonio Nino Diaz #define PLAT_SP_PACKAGE_SIZE	ULL(0x400000)
20680389a6SAntonio Nino Diaz 
21680389a6SAntonio Nino Diaz #define PLAT_MAP_SP_PACKAGE_MEM_RO	MAP_REGION_FLAT(		\
22680389a6SAntonio Nino Diaz 						PLAT_SP_PACKAGE_BASE,	\
23680389a6SAntonio Nino Diaz 						PLAT_SP_PACKAGE_SIZE,	\
24680389a6SAntonio Nino Diaz 						MT_MEMORY | MT_RO | MT_SECURE)
25680389a6SAntonio Nino Diaz #define PLAT_MAP_SP_PACKAGE_MEM_RW	MAP_REGION_FLAT(		\
26680389a6SAntonio Nino Diaz 						PLAT_SP_PACKAGE_BASE,	\
27680389a6SAntonio Nino Diaz 						PLAT_SP_PACKAGE_SIZE,	\
28680389a6SAntonio Nino Diaz 						MT_MEMORY | MT_RW | MT_SECURE)
29680389a6SAntonio Nino Diaz 
30680389a6SAntonio Nino Diaz /*
31680389a6SAntonio Nino Diaz  * The rest of the memory reserved for BL32 is free for SPM to use it as memory
32680389a6SAntonio Nino Diaz  * pool to allocate memory regions requested in the resource description.
33680389a6SAntonio Nino Diaz  */
34680389a6SAntonio Nino Diaz #define PLAT_SPM_HEAP_BASE	(PLAT_SP_PACKAGE_BASE + PLAT_SP_PACKAGE_SIZE)
35680389a6SAntonio Nino Diaz #define PLAT_SPM_HEAP_SIZE	(BL32_LIMIT - BL32_BASE - PLAT_SP_PACKAGE_SIZE)
36680389a6SAntonio Nino Diaz 
37680389a6SAntonio Nino Diaz #if SPM_DEPRECATED
38680389a6SAntonio Nino Diaz 
39680389a6SAntonio Nino Diaz /*
40e29efeb1SAntonio Nino Diaz  * If BL31 is placed in DRAM, place the Secure Partition in DRAM right after the
41e29efeb1SAntonio Nino Diaz  * region used by BL31. If BL31 it is placed in SRAM, put the Secure Partition
42e29efeb1SAntonio Nino Diaz  * at the base of DRAM.
43e29efeb1SAntonio Nino Diaz  */
44e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_BASE		BL32_BASE
45e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_LIMIT		BL32_LIMIT
46e29efeb1SAntonio Nino Diaz /* The maximum size of the S-EL0 payload can be 3MB */
47e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_SIZE		ULL(0x300000)
48e29efeb1SAntonio Nino Diaz 
49e29efeb1SAntonio Nino Diaz #ifdef IMAGE_BL2
50e29efeb1SAntonio Nino Diaz /* SPM Payload memory. Mapped as RW in BL2. */
51e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_MMAP		MAP_REGION_FLAT(			\
52e29efeb1SAntonio Nino Diaz 						ARM_SP_IMAGE_BASE,		\
53e29efeb1SAntonio Nino Diaz 						ARM_SP_IMAGE_SIZE,		\
54e29efeb1SAntonio Nino Diaz 						MT_MEMORY | MT_RW | MT_SECURE)
55e29efeb1SAntonio Nino Diaz #endif
5609d413a1SAntonio Nino Diaz 
57e29efeb1SAntonio Nino Diaz #ifdef IMAGE_BL31
58e29efeb1SAntonio Nino Diaz /* SPM Payload memory. Mapped as code in S-EL1 */
59e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_MMAP		MAP_REGION2(				\
60e29efeb1SAntonio Nino Diaz 						ARM_SP_IMAGE_BASE,		\
61e29efeb1SAntonio Nino Diaz 						ARM_SP_IMAGE_BASE,		\
62e29efeb1SAntonio Nino Diaz 						ARM_SP_IMAGE_SIZE,		\
63e29efeb1SAntonio Nino Diaz 						MT_CODE | MT_SECURE | MT_USER,	\
64e29efeb1SAntonio Nino Diaz 						PAGE_SIZE)
65e29efeb1SAntonio Nino Diaz #endif
66e29efeb1SAntonio Nino Diaz 
67e29efeb1SAntonio Nino Diaz /*
68e29efeb1SAntonio Nino Diaz  * Memory shared between EL3 and S-EL0. It is used by EL3 to push data into
69e29efeb1SAntonio Nino Diaz  * S-EL0, so it is mapped with RW permission from EL3 and with RO permission
70e29efeb1SAntonio Nino Diaz  * from S-EL0. Placed after SPM Payload memory.
71e29efeb1SAntonio Nino Diaz  */
72e29efeb1SAntonio Nino Diaz #define PLAT_SPM_BUF_BASE		(ARM_SP_IMAGE_BASE + ARM_SP_IMAGE_SIZE)
73e29efeb1SAntonio Nino Diaz #define PLAT_SPM_BUF_SIZE		ULL(0x100000)
74e29efeb1SAntonio Nino Diaz 
75e29efeb1SAntonio Nino Diaz #define ARM_SPM_BUF_EL3_MMAP		MAP_REGION_FLAT(			\
76e29efeb1SAntonio Nino Diaz 						PLAT_SPM_BUF_BASE,		\
77e29efeb1SAntonio Nino Diaz 						PLAT_SPM_BUF_SIZE,		\
78e29efeb1SAntonio Nino Diaz 						MT_RW_DATA | MT_SECURE)
79e29efeb1SAntonio Nino Diaz #define ARM_SPM_BUF_EL0_MMAP		MAP_REGION2(			\
80e29efeb1SAntonio Nino Diaz 						PLAT_SPM_BUF_BASE,		\
81e29efeb1SAntonio Nino Diaz 						PLAT_SPM_BUF_BASE,		\
82e29efeb1SAntonio Nino Diaz 						PLAT_SPM_BUF_SIZE,		\
83e29efeb1SAntonio Nino Diaz 						MT_RO_DATA | MT_SECURE | MT_USER,\
84e29efeb1SAntonio Nino Diaz 						PAGE_SIZE)
85e29efeb1SAntonio Nino Diaz 
86e29efeb1SAntonio Nino Diaz /*
87e29efeb1SAntonio Nino Diaz  * Memory shared between Normal world and S-EL0 for passing data during service
88e29efeb1SAntonio Nino Diaz  * requests. Mapped as RW and NS. Placed after the shared memory between EL3 and
89e29efeb1SAntonio Nino Diaz  * S-EL0.
90e29efeb1SAntonio Nino Diaz  */
91e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NS_BUF_BASE	(PLAT_SPM_BUF_BASE + PLAT_SPM_BUF_SIZE)
92e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NS_BUF_SIZE	ULL(0x10000)
93e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NS_BUF_MMAP	MAP_REGION2(				\
94e29efeb1SAntonio Nino Diaz 						ARM_SP_IMAGE_NS_BUF_BASE,	\
95e29efeb1SAntonio Nino Diaz 						ARM_SP_IMAGE_NS_BUF_BASE,	\
96e29efeb1SAntonio Nino Diaz 						ARM_SP_IMAGE_NS_BUF_SIZE,	\
97e29efeb1SAntonio Nino Diaz 						MT_RW_DATA | MT_NS | MT_USER,	\
98e29efeb1SAntonio Nino Diaz 						PAGE_SIZE)
99e29efeb1SAntonio Nino Diaz 
100e29efeb1SAntonio Nino Diaz /*
101e29efeb1SAntonio Nino Diaz  * RW memory, which uses the remaining Trusted DRAM. Placed after the memory
1022e4a509dSSughosh Ganu  * shared between Secure and Non-secure worlds, or after the platform specific
1032e4a509dSSughosh Ganu  * buffers, if defined. First there is the stack memory for all CPUs and then
1042e4a509dSSughosh Ganu  * there is the common heap memory. Both are mapped with RW permissions.
105e29efeb1SAntonio Nino Diaz  */
1062e4a509dSSughosh Ganu #define PLAT_SP_IMAGE_STACK_BASE	PLAT_ARM_SP_IMAGE_STACK_BASE
107e29efeb1SAntonio Nino Diaz #define PLAT_SP_IMAGE_STACK_PCPU_SIZE	ULL(0x2000)
108e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_STACK_TOTAL_SIZE	(PLATFORM_CORE_COUNT *			\
109e29efeb1SAntonio Nino Diaz 					 PLAT_SP_IMAGE_STACK_PCPU_SIZE)
110e29efeb1SAntonio Nino Diaz 
111e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_HEAP_BASE		(PLAT_SP_IMAGE_STACK_BASE +		\
112e29efeb1SAntonio Nino Diaz 					 ARM_SP_IMAGE_STACK_TOTAL_SIZE)
113e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_HEAP_SIZE		(ARM_SP_IMAGE_LIMIT - ARM_SP_IMAGE_HEAP_BASE)
114e29efeb1SAntonio Nino Diaz 
115e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_RW_MMAP		MAP_REGION2(				\
116e29efeb1SAntonio Nino Diaz 						PLAT_SP_IMAGE_STACK_BASE,	\
117e29efeb1SAntonio Nino Diaz 						PLAT_SP_IMAGE_STACK_BASE,	\
118e29efeb1SAntonio Nino Diaz 						(ARM_SP_IMAGE_LIMIT -		\
119e29efeb1SAntonio Nino Diaz 						 PLAT_SP_IMAGE_STACK_BASE),	\
120e29efeb1SAntonio Nino Diaz 						MT_RW_DATA | MT_SECURE | MT_USER,\
121e29efeb1SAntonio Nino Diaz 						PAGE_SIZE)
122e29efeb1SAntonio Nino Diaz 
123e29efeb1SAntonio Nino Diaz /* Total number of memory regions with distinct properties */
124e29efeb1SAntonio Nino Diaz #define ARM_SP_IMAGE_NUM_MEM_REGIONS	6
125e29efeb1SAntonio Nino Diaz 
12609d413a1SAntonio Nino Diaz #endif /* SPM_DEPRECATED */
12709d413a1SAntonio Nino Diaz 
128e29efeb1SAntonio Nino Diaz /* Cookies passed to the Secure Partition at boot. Not used by ARM platforms. */
129e29efeb1SAntonio Nino Diaz #define PLAT_SPM_COOKIE_0		ULL(0)
130e29efeb1SAntonio Nino Diaz #define PLAT_SPM_COOKIE_1		ULL(0)
131e29efeb1SAntonio Nino Diaz 
132e458302bSAntonio Nino Diaz /*
133e458302bSAntonio Nino Diaz  * Max number of elements supported by SPM in this platform. The defines below
134e458302bSAntonio Nino Diaz  * are used to allocate memory at compile time for different arrays in SPM.
135e458302bSAntonio Nino Diaz  */
1360fa1a021SAntonio Nino Diaz #define PLAT_SPM_MAX_PARTITIONS		U(2)
1370fa1a021SAntonio Nino Diaz 
138e458302bSAntonio Nino Diaz #define PLAT_SPM_MEM_REGIONS_MAX	U(80)
139e458302bSAntonio Nino Diaz #define PLAT_SPM_NOTIFICATIONS_MAX	U(30)
140e458302bSAntonio Nino Diaz #define PLAT_SPM_SERVICES_MAX		U(30)
141e458302bSAntonio Nino Diaz 
14256ae9792SAntonio Nino Diaz #define PLAT_SPCI_HANDLES_MAX_NUM	U(20)
143aa9ae898SAntonio Nino Diaz #define PLAT_SPM_RESPONSES_MAX		U(30)
14456ae9792SAntonio Nino Diaz 
145c3cf06f1SAntonio Nino Diaz #endif /* ARM_SPM_DEF_H */
146