1b4315306SDan Handley /* 2c2a76122SManish V Badarkhe * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H 71083b2b3SAntonio Nino Diaz #define ARM_DEF_H 8b4315306SDan Handley 909d40e0eSAntonio Nino Diaz #include <arch.h> 1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h> 1109d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 1553adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h> 1609d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h> 17b4315306SDan Handley 18b4315306SDan Handley /****************************************************************************** 19b4315306SDan Handley * Definitions common to all ARM standard platforms 20b4315306SDan Handley *****************************************************************************/ 21b4315306SDan Handley 22a6ffddecSMax Shvetsov /* 235f899286Slaurenw-arm * Root of trust key lengths 24a6ffddecSMax Shvetsov */ 25a6ffddecSMax Shvetsov #define ARM_ROTPK_HEADER_LEN 19 26a6ffddecSMax Shvetsov #define ARM_ROTPK_HASH_LEN 32 27a6ffddecSMax Shvetsov 28d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */ 29f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978) 30b4315306SDan Handley 315b33ad17SDeepika Bhavnani #define ARM_SYSTEM_COUNT U(1) 32b4315306SDan Handley 33b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT 6 34b4315306SDan Handley 3538dce70fSSoby Mathew /* 3638dce70fSSoby Mathew * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The 3738dce70fSSoby Mathew * power levels have a 1:1 mapping with the MPIDR affinity levels. 3838dce70fSSoby Mathew */ 3938dce70fSSoby Mathew #define ARM_PWR_LVL0 MPIDR_AFFLVL0 4038dce70fSSoby Mathew #define ARM_PWR_LVL1 MPIDR_AFFLVL1 415f3a6030SSoby Mathew #define ARM_PWR_LVL2 MPIDR_AFFLVL2 420e27faf4SChandni Cherukuri #define ARM_PWR_LVL3 MPIDR_AFFLVL3 4338dce70fSSoby Mathew 4438dce70fSSoby Mathew /* 4538dce70fSSoby Mathew * Macros for local power states in ARM platforms encoded by State-ID field 4638dce70fSSoby Mathew * within the power-state parameter. 4738dce70fSSoby Mathew */ 4838dce70fSSoby Mathew /* Local power state for power domains in Run state. */ 491083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN U(0) 5038dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */ 511083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET U(1) 5238dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power 5338dce70fSSoby Mathew domains */ 541083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF U(2) 5538dce70fSSoby Mathew 56b4315306SDan Handley /* Memory location options for TSP */ 57b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID 0 58b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID 1 59b4315306SDan Handley #define ARM_DRAM_ID 2 60b4315306SDan Handley 615fb061e7SGary Morrison #ifdef PLAT_ARM_TRUSTED_SRAM_BASE 6203b201c0Slaurenw-arm #define ARM_TRUSTED_SRAM_BASE PLAT_ARM_TRUSTED_SRAM_BASE 6303b201c0Slaurenw-arm #else 64af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE UL(0x04000000) 655fb061e7SGary Morrison #endif /* PLAT_ARM_TRUSTED_SRAM_BASE */ 6603b201c0Slaurenw-arm 67b4315306SDan Handley #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE 68af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ 69b4315306SDan Handley 70b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */ 71b4315306SDan Handley #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ 72b4315306SDan Handley ARM_SHARED_RAM_SIZE) 73b4315306SDan Handley #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 74b4315306SDan Handley ARM_SHARED_RAM_SIZE) 75b4315306SDan Handley 76b4315306SDan Handley /* 77c8720729SZelalem Aweke * The top 16MB (or 64MB if RME is enabled) of DRAM1 is configured as 78c8720729SZelalem Aweke * follows: 79b4315306SDan Handley * - SCP TZC DRAM: If present, DRAM reserved for SCP use 80c8720729SZelalem Aweke * - L1 GPT DRAM: Reserved for L1 GPT if RME is enabled 81c8720729SZelalem Aweke * - REALM DRAM: Reserved for Realm world if RME is enabled 828c980a4aSJavier Almansa Sobrino * - TF-A <-> RMM SHARED: Area shared for communication between TF-A and RMM 836b2e961fSManish V Badarkhe * - Event Log: Area for Event Log if MEASURED_BOOT feature is enabled 84b4315306SDan Handley * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use 85c8720729SZelalem Aweke * 86c8720729SZelalem Aweke * RME enabled(64MB) RME not enabled(16MB) 87c8720729SZelalem Aweke * -------------------- ------------------- 88c8720729SZelalem Aweke * | | | | 89c8720729SZelalem Aweke * | AP TZC (~28MB) | | AP TZC (~14MB) | 90c8720729SZelalem Aweke * -------------------- ------------------- 916b2e961fSManish V Badarkhe * | Event Log | | Event Log | 926b2e961fSManish V Badarkhe * | (4KB) | | (4KB) | 936b2e961fSManish V Badarkhe * -------------------- ------------------- 946b2e961fSManish V Badarkhe * | REALM (RMM) | | | 956b2e961fSManish V Badarkhe * | (32MB - 4KB) | | EL3 TZC (2MB) | 966b2e961fSManish V Badarkhe * -------------------- ------------------- 97c8720729SZelalem Aweke * | | | | 986b2e961fSManish V Badarkhe * | TF-A <-> RMM | | SCP TZC | 996b2e961fSManish V Badarkhe * | SHARED (4KB) | 0xFFFF_FFFF------------------- 1008c980a4aSJavier Almansa Sobrino * -------------------- 1018c980a4aSJavier Almansa Sobrino * | | 1028c980a4aSJavier Almansa Sobrino * | EL3 TZC (3MB) | 1038c980a4aSJavier Almansa Sobrino * -------------------- 104c8720729SZelalem Aweke * | L1 GPT + SCP TZC | 105c8720729SZelalem Aweke * | (~1MB) | 106c8720729SZelalem Aweke * 0xFFFF_FFFF -------------------- 107b4315306SDan Handley */ 108c8720729SZelalem Aweke #if ENABLE_RME 109c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE UL(0x04000000) /* 64MB */ 110c8720729SZelalem Aweke /* 111c8720729SZelalem Aweke * Define a region within the TZC secured DRAM for use by EL3 runtime 112c8720729SZelalem Aweke * firmware. This region is meant to be NOLOAD and will not be zero 113da04341eSChris Kay * initialized. Data sections with the attribute `.arm_el3_tzc_dram` will be 114c8720729SZelalem Aweke * placed here. 3MB region is reserved if RME is enabled, 2MB otherwise. 115c8720729SZelalem Aweke */ 116c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00300000) /* 3MB */ 117c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE UL(0x00100000) /* 1MB */ 1188c980a4aSJavier Almansa Sobrino /* 32MB - ARM_EL3_RMM_SHARED_SIZE */ 1198c980a4aSJavier Almansa Sobrino #define ARM_REALM_SIZE (UL(0x02000000) - \ 1208c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE) 1218c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_SIZE (PAGE_SIZE) /* 4KB */ 122c8720729SZelalem Aweke #else 123c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE UL(0x01000000) /* 16MB */ 124c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2MB */ 125c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE UL(0) 126c8720729SZelalem Aweke #define ARM_REALM_SIZE UL(0) 1278c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_SIZE UL(0) 128c8720729SZelalem Aweke #endif /* ENABLE_RME */ 129b4315306SDan Handley 130b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 131b4315306SDan Handley ARM_DRAM1_SIZE - \ 132c8720729SZelalem Aweke (ARM_SCP_TZC_DRAM1_SIZE + \ 133c8720729SZelalem Aweke ARM_L1_GPT_SIZE)) 134b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE 135b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ 1367b4e1fbbSAlexei Fedorov ARM_SCP_TZC_DRAM1_SIZE - 1U) 1376b2e961fSManish V Badarkhe 1386b2e961fSManish V Badarkhe # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \ 1396b2e961fSManish V Badarkhe MEASURED_BOOT 1406b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_SIZE UL(0x00001000) /* 4KB */ 1416b2e961fSManish V Badarkhe 1426b2e961fSManish V Badarkhe #if ENABLE_RME 1436b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_BASE (ARM_REALM_BASE - \ 1446b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE) 1456b2e961fSManish V Badarkhe #else 1466b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_BASE (ARM_EL3_TZC_DRAM1_BASE - \ 1476b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE) 1486b2e961fSManish V Badarkhe #endif /* ENABLE_RME */ 1496b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_END (ARM_EVENT_LOG_DRAM1_BASE + \ 1506b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE - \ 1516b2e961fSManish V Badarkhe 1U) 1526b2e961fSManish V Badarkhe #else 1536b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_SIZE UL(0) 1546b2e961fSManish V Badarkhe #endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */ 1556b2e961fSManish V Badarkhe 156c8720729SZelalem Aweke #if ENABLE_RME 157c8720729SZelalem Aweke #define ARM_L1_GPT_ADDR_BASE (ARM_DRAM1_BASE + \ 158c8720729SZelalem Aweke ARM_DRAM1_SIZE - \ 159c8720729SZelalem Aweke ARM_L1_GPT_SIZE) 160c8720729SZelalem Aweke #define ARM_L1_GPT_END (ARM_L1_GPT_ADDR_BASE + \ 161c8720729SZelalem Aweke ARM_L1_GPT_SIZE - 1U) 162b4315306SDan Handley 1638c980a4aSJavier Almansa Sobrino #define ARM_REALM_BASE (ARM_EL3_RMM_SHARED_BASE - \ 1648c980a4aSJavier Almansa Sobrino ARM_REALM_SIZE) 1658c980a4aSJavier Almansa Sobrino 1668c980a4aSJavier Almansa Sobrino #define ARM_REALM_END (ARM_REALM_BASE + ARM_REALM_SIZE - 1U) 1678c980a4aSJavier Almansa Sobrino 1688c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_BASE (ARM_DRAM1_BASE + \ 169c8720729SZelalem Aweke ARM_DRAM1_SIZE - \ 170c8720729SZelalem Aweke (ARM_SCP_TZC_DRAM1_SIZE + \ 1718c980a4aSJavier Almansa Sobrino ARM_L1_GPT_SIZE + \ 1728c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE + \ 1738c980a4aSJavier Almansa Sobrino ARM_EL3_TZC_DRAM1_SIZE)) 1748c980a4aSJavier Almansa Sobrino 1758c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_END (ARM_EL3_RMM_SHARED_BASE + \ 1768c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE - 1U) 177c8720729SZelalem Aweke #endif /* ENABLE_RME */ 178c8720729SZelalem Aweke 179c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - \ 180c8720729SZelalem Aweke ARM_EL3_TZC_DRAM1_SIZE) 181a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \ 1827b4e1fbbSAlexei Fedorov ARM_EL3_TZC_DRAM1_SIZE - 1U) 183a22dffc6SSoby Mathew 184b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 185b4315306SDan Handley ARM_DRAM1_SIZE - \ 186b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 187b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ 188a22dffc6SSoby Mathew (ARM_SCP_TZC_DRAM1_SIZE + \ 189c8720729SZelalem Aweke ARM_EL3_TZC_DRAM1_SIZE + \ 1908c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE + \ 191c8720729SZelalem Aweke ARM_REALM_SIZE + \ 1926b2e961fSManish V Badarkhe ARM_L1_GPT_SIZE + \ 1936b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE)) 1946b2e961fSManish V Badarkhe 195b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ 1967b4e1fbbSAlexei Fedorov ARM_AP_TZC_DRAM1_SIZE - 1U) 197b4315306SDan Handley 198e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */ 199e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG 200e60f2af9SSoby Mathew /* 201e60f2af9SSoby Mathew * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell. 202e60f2af9SSoby Mathew * This is required by CryptoCell to authenticate BL33 which is loaded 203e60f2af9SSoby Mathew * into the Non Secure DDR. 204e60f2af9SSoby Mathew */ 205e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD 206e60f2af9SSoby Mathew #else 207e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE 208e60f2af9SSoby Mathew #endif 209e60f2af9SSoby Mathew 21054661cd2SSummer Qin #ifdef SPD_opteed 21154661cd2SSummer Qin /* 21204f72baeSJens Wiklander * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to 21304f72baeSJens Wiklander * load/authenticate the trusted os extra image. The first 512KB of 21404f72baeSJens Wiklander * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading 21504f72baeSJens Wiklander * for OPTEE is paged image which only include the paging part using 21604f72baeSJens Wiklander * virtual memory but without "init" data. OPTEE will copy the "init" data 21704f72baeSJens Wiklander * (from pager image) to the first 512KB of TZC_DRAM, and then copy the 21804f72baeSJens Wiklander * extra image behind the "init" data. 21954661cd2SSummer Qin */ 22004f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ 22104f72baeSJens Wiklander ARM_AP_TZC_DRAM1_SIZE - \ 22204f72baeSJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_SIZE) 223af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000) 22454661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ 22554661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_BASE, \ 22654661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ 22754661cd2SSummer Qin MT_MEMORY | MT_RW | MT_SECURE) 228b3ba6fdaSSoby Mathew 229b3ba6fdaSSoby Mathew /* 230b3ba6fdaSSoby Mathew * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging 231b3ba6fdaSSoby Mathew * support is enabled). 232b3ba6fdaSSoby Mathew */ 233b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ 234b3ba6fdaSSoby Mathew BL32_BASE, \ 235b3ba6fdaSSoby Mathew BL32_LIMIT - BL32_BASE, \ 236b3ba6fdaSSoby Mathew MT_MEMORY | MT_RW | MT_SECURE) 23754661cd2SSummer Qin #endif /* SPD_opteed */ 238b4315306SDan Handley 239b4315306SDan Handley #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE 240b4315306SDan Handley #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ 241b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 2428c980a4aSJavier Almansa Sobrino 243b4315306SDan Handley #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ 2447b4e1fbbSAlexei Fedorov ARM_NS_DRAM1_SIZE - 1U) 2455fb061e7SGary Morrison #ifdef PLAT_ARM_DRAM1_BASE 24603b201c0Slaurenw-arm #define ARM_DRAM1_BASE PLAT_ARM_DRAM1_BASE 24703b201c0Slaurenw-arm #else 2483d449de0SSandrine Bailleux #define ARM_DRAM1_BASE ULL(0x80000000) 2495fb061e7SGary Morrison #endif /* PLAT_ARM_DRAM1_BASE */ 25003b201c0Slaurenw-arm 2513d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE ULL(0x80000000) 252b4315306SDan Handley #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ 2537b4e1fbbSAlexei Fedorov ARM_DRAM1_SIZE - 1U) 254b4315306SDan Handley 2556bb6015fSSami Mujawar #define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE 256b4315306SDan Handley #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE 257b4315306SDan Handley #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ 2587b4e1fbbSAlexei Fedorov ARM_DRAM2_SIZE - 1U) 259a97bfa5fSAlexeiFedorov /* Number of DRAM banks */ 26082685904SAlexeiFedorov #define ARM_DRAM_NUM_BANKS 2UL 261b4315306SDan Handley 262b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER 29 263b4315306SDan Handley 264b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0 8 265b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1 9 266b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2 10 267b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3 11 268b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4 12 269b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5 13 270b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6 14 271b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7 15 272b4315306SDan Handley 27327573c59SAchin Gupta /* 274b2c363b1SJeenu Viswambharan * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 275b2c363b1SJeenu Viswambharan * terminology. On a GICv2 system or mode, the lists will be merged and treated 276b2c363b1SJeenu Viswambharan * as Group 0 interrupts. 277b2c363b1SJeenu Viswambharan */ 278b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \ 279fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 280b2c363b1SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 281fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 282b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 283fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 284b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 285fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 286b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 287fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 288b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 289fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 290b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 291fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 292b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE) 293b2c363b1SJeenu Viswambharan 294b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \ 295fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \ 296b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 297fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 298b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE) 299b2c363b1SJeenu Viswambharan 300b4315306SDan Handley #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ 301b4315306SDan Handley ARM_SHARED_RAM_BASE, \ 302b4315306SDan Handley ARM_SHARED_RAM_SIZE, \ 3034bb72c47SZelalem Aweke MT_DEVICE | MT_RW | EL3_PAS) 304b4315306SDan Handley 305b4315306SDan Handley #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ 306b4315306SDan Handley ARM_NS_DRAM1_BASE, \ 307b4315306SDan Handley ARM_NS_DRAM1_SIZE, \ 308b4315306SDan Handley MT_MEMORY | MT_RW | MT_NS) 309b4315306SDan Handley 310b09ba056SRoberto Vargas #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ 311b09ba056SRoberto Vargas ARM_DRAM2_BASE, \ 312b09ba056SRoberto Vargas ARM_DRAM2_SIZE, \ 313b09ba056SRoberto Vargas MT_MEMORY | MT_RW | MT_NS) 314b09ba056SRoberto Vargas 315b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ 316b4315306SDan Handley TSP_SEC_MEM_BASE, \ 317b4315306SDan Handley TSP_SEC_MEM_SIZE, \ 318b4315306SDan Handley MT_MEMORY | MT_RW | MT_SECURE) 319b4315306SDan Handley 3204518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 3214518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ 3224518dd9aSDavid Wang BL31_BASE, \ 3234518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE, \ 3244518dd9aSDavid Wang MT_MEMORY | MT_RW | MT_SECURE) 3254518dd9aSDavid Wang #endif 326b4315306SDan Handley 327a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \ 328a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_BASE, \ 329a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_SIZE, \ 3304bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 331a22dffc6SSoby Mathew 33264758c97SAchin Gupta #define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \ 33364758c97SAchin Gupta PLAT_ARM_TRUSTED_DRAM_BASE, \ 33464758c97SAchin Gupta PLAT_ARM_TRUSTED_DRAM_SIZE, \ 33564758c97SAchin Gupta MT_MEMORY | MT_RW | MT_SECURE) 33664758c97SAchin Gupta 3376b2e961fSManish V Badarkhe # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \ 3386b2e961fSManish V Badarkhe MEASURED_BOOT 3396b2e961fSManish V Badarkhe #define ARM_MAP_EVENT_LOG_DRAM1 \ 3406b2e961fSManish V Badarkhe MAP_REGION_FLAT( \ 3416b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_BASE, \ 3426b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE, \ 3436b2e961fSManish V Badarkhe MT_MEMORY | MT_RW | MT_SECURE) 3446b2e961fSManish V Badarkhe #endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */ 3456b2e961fSManish V Badarkhe 346c8720729SZelalem Aweke #if ENABLE_RME 347e516ba6dSSoby Mathew /* 348e516ba6dSSoby Mathew * We add the EL3_RMM_SHARED size to RMM mapping to map the region as a block. 349e516ba6dSSoby Mathew * Else we end up requiring more pagetables in BL2 for ROMLIB build. 350e516ba6dSSoby Mathew */ 351c8720729SZelalem Aweke #define ARM_MAP_RMM_DRAM MAP_REGION_FLAT( \ 352c8720729SZelalem Aweke PLAT_ARM_RMM_BASE, \ 353e516ba6dSSoby Mathew (PLAT_ARM_RMM_SIZE + \ 354e516ba6dSSoby Mathew ARM_EL3_RMM_SHARED_SIZE), \ 355c8720729SZelalem Aweke MT_MEMORY | MT_RW | MT_REALM) 356c8720729SZelalem Aweke 357c8720729SZelalem Aweke 358c8720729SZelalem Aweke #define ARM_MAP_GPT_L1_DRAM MAP_REGION_FLAT( \ 359c8720729SZelalem Aweke ARM_L1_GPT_ADDR_BASE, \ 360c8720729SZelalem Aweke ARM_L1_GPT_SIZE, \ 361c8720729SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 362c8720729SZelalem Aweke 3638c980a4aSJavier Almansa Sobrino #define ARM_MAP_EL3_RMM_SHARED_MEM \ 3648c980a4aSJavier Almansa Sobrino MAP_REGION_FLAT( \ 3658c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_BASE, \ 3668c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE, \ 3678c980a4aSJavier Almansa Sobrino MT_MEMORY | MT_RW | MT_REALM) 3688c980a4aSJavier Almansa Sobrino 369c8720729SZelalem Aweke #endif /* ENABLE_RME */ 37064758c97SAchin Gupta 3712ecaafd2SDaniel Boulby /* 372ba597da7SJohn Tsichritzis * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to 373ba597da7SJohn Tsichritzis * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides 374ba597da7SJohn Tsichritzis * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order 375ba597da7SJohn Tsichritzis * to be able to access the heap. 376ba597da7SJohn Tsichritzis */ 377ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW MAP_REGION_FLAT( \ 378ba597da7SJohn Tsichritzis BL1_RW_BASE, \ 379ba597da7SJohn Tsichritzis BL1_RW_LIMIT - BL1_RW_BASE, \ 3804bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 381ba597da7SJohn Tsichritzis 382ba597da7SJohn Tsichritzis /* 3832ecaafd2SDaniel Boulby * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section 3842ecaafd2SDaniel Boulby * otherwise one region is defined containing both. 3852ecaafd2SDaniel Boulby */ 386d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA 3872ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 388d323af9eSDaniel Boulby BL_CODE_BASE, \ 389d323af9eSDaniel Boulby BL_CODE_END - BL_CODE_BASE, \ 3904bb72c47SZelalem Aweke MT_CODE | EL3_PAS), \ 3912ecaafd2SDaniel Boulby MAP_REGION_FLAT( \ 392d323af9eSDaniel Boulby BL_RO_DATA_BASE, \ 393d323af9eSDaniel Boulby BL_RO_DATA_END \ 394d323af9eSDaniel Boulby - BL_RO_DATA_BASE, \ 3954bb72c47SZelalem Aweke MT_RO_DATA | EL3_PAS) 3962ecaafd2SDaniel Boulby #else 3972ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 3982ecaafd2SDaniel Boulby BL_CODE_BASE, \ 3992ecaafd2SDaniel Boulby BL_CODE_END - BL_CODE_BASE, \ 4004bb72c47SZelalem Aweke MT_CODE | EL3_PAS) 401d323af9eSDaniel Boulby #endif 402d323af9eSDaniel Boulby #if USE_COHERENT_MEM 403d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \ 404d323af9eSDaniel Boulby BL_COHERENT_RAM_BASE, \ 405d323af9eSDaniel Boulby BL_COHERENT_RAM_END \ 406d323af9eSDaniel Boulby - BL_COHERENT_RAM_BASE, \ 4074bb72c47SZelalem Aweke MT_DEVICE | MT_RW | EL3_PAS) 408d323af9eSDaniel Boulby #endif 4091eb735d7SRoberto Vargas #if USE_ROMLIB 4101eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \ 4111eb735d7SRoberto Vargas ROMLIB_RO_BASE, \ 4121eb735d7SRoberto Vargas ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\ 4134bb72c47SZelalem Aweke MT_CODE | EL3_PAS) 4141eb735d7SRoberto Vargas 4151eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \ 4161eb735d7SRoberto Vargas ROMLIB_RW_BASE, \ 4171eb735d7SRoberto Vargas ROMLIB_RW_END - ROMLIB_RW_BASE,\ 4184bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 4191eb735d7SRoberto Vargas #endif 420d323af9eSDaniel Boulby 421b4315306SDan Handley /* 4220f58d4f2SAntonio Nino Diaz * Map mem_protect flash region with read and write permissions 4230f58d4f2SAntonio Nino Diaz */ 4240f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \ 4250f58d4f2SAntonio Nino Diaz V2M_FLASH_BLOCK_SIZE, \ 4260f58d4f2SAntonio Nino Diaz MT_DEVICE | MT_RW | MT_SECURE) 427a07c101aSManish V Badarkhe /* 428a07c101aSManish V Badarkhe * Map the region for device tree configuration with read and write permissions 429a07c101aSManish V Badarkhe */ 430a07c101aSManish V Badarkhe #define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \ 431a07c101aSManish V Badarkhe (ARM_FW_CONFIGS_LIMIT \ 432a07c101aSManish V Badarkhe - ARM_BL_RAM_BASE), \ 4334bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 434c8720729SZelalem Aweke /* 435c8720729SZelalem Aweke * Map L0_GPT with read and write permissions 436c8720729SZelalem Aweke */ 437c8720729SZelalem Aweke #if ENABLE_RME 438c8720729SZelalem Aweke #define ARM_MAP_L0_GPT_REGION MAP_REGION_FLAT(ARM_L0_GPT_ADDR_BASE, \ 439c8720729SZelalem Aweke ARM_L0_GPT_SIZE, \ 440c8720729SZelalem Aweke MT_MEMORY | MT_RW | MT_ROOT) 441c8720729SZelalem Aweke #endif 4420f58d4f2SAntonio Nino Diaz 4430f58d4f2SAntonio Nino Diaz /* 4442ecaafd2SDaniel Boulby * The max number of regions like RO(code), coherent and data required by 445b4315306SDan Handley * different BL stages which need to be mapped in the MMU. 446b4315306SDan Handley */ 447dcb19591SManish V Badarkhe #define ARM_BL_REGIONS 7 448b4315306SDan Handley 449b4315306SDan Handley #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ 450b4315306SDan Handley ARM_BL_REGIONS) 451b4315306SDan Handley 452b4315306SDan Handley /* Memory mapped Generic timer interfaces */ 4535fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTCTL_BASE 4545fb061e7SGary Morrison #define ARM_SYS_CNTCTL_BASE PLAT_ARM_SYS_CNTCTL_BASE 4555fb061e7SGary Morrison #else 456af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE UL(0x2a430000) 4575fb061e7SGary Morrison #endif 4585fb061e7SGary Morrison 4595fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTREAD_BASE 4605fb061e7SGary Morrison #define ARM_SYS_CNTREAD_BASE PLAT_ARM_SYS_CNTREAD_BASE 4615fb061e7SGary Morrison #else 462af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE UL(0x2a800000) 4635fb061e7SGary Morrison #endif 4645fb061e7SGary Morrison 4655fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_TIMCTL_BASE 4665fb061e7SGary Morrison #define ARM_SYS_TIMCTL_BASE PLAT_ARM_SYS_TIMCTL_BASE 4675fb061e7SGary Morrison #else 468af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE UL(0x2a810000) 4695fb061e7SGary Morrison #endif 4705fb061e7SGary Morrison 4715fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_S 4725fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_S PLAT_ARM_SYS_CNT_BASE_S 4735fb061e7SGary Morrison #else 474af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S UL(0x2a820000) 4755fb061e7SGary Morrison #endif 4765fb061e7SGary Morrison 4775fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_NS 4785fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_NS PLAT_ARM_SYS_CNT_BASE_NS 4795fb061e7SGary Morrison #else 480af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS UL(0x2a830000) 4815fb061e7SGary Morrison #endif 482b4315306SDan Handley 483b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE 115200 484b4315306SDan Handley 4857b4c1405SJuan Castillo /* Trusted Watchdog constants */ 4865fb061e7SGary Morrison #ifdef PLAT_ARM_SP805_TWDG_BASE 4875fb061e7SGary Morrison #define ARM_SP805_TWDG_BASE PLAT_ARM_SP805_TWDG_BASE 4885fb061e7SGary Morrison #else 489af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE UL(0x2a490000) 4905fb061e7SGary Morrison #endif 4917b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ 32768 4927b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 4937b4c1405SJuan Castillo * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ 4947b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC 128 4957b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ 4967b4c1405SJuan Castillo ARM_TWDG_TIMEOUT_SEC) 4977b4c1405SJuan Castillo 498b4315306SDan Handley /****************************************************************************** 499b4315306SDan Handley * Required platform porting definitions common to all ARM standard platforms 500b4315306SDan Handley *****************************************************************************/ 501b4315306SDan Handley 502b09ba056SRoberto Vargas /* 50338dce70fSSoby Mathew * This macro defines the deepest retention state possible. A higher state 50438dce70fSSoby Mathew * id will represent an invalid or a power down state. 50538dce70fSSoby Mathew */ 50638dce70fSSoby Mathew #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET 50738dce70fSSoby Mathew 50838dce70fSSoby Mathew /* 50938dce70fSSoby Mathew * This macro defines the deepest power down states possible. Any state ID 51038dce70fSSoby Mathew * higher than this is invalid. 51138dce70fSSoby Mathew */ 51238dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF 51338dce70fSSoby Mathew 514b4315306SDan Handley /* 515b4315306SDan Handley * Some data must be aligned on the biggest cache line size in the platform. 516b4315306SDan Handley * This is known only to the platform as it might have a combination of 517b4315306SDan Handley * integrated and external caches. 518b4315306SDan Handley */ 519af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT) 520b4315306SDan Handley 521c228956aSSoby Mathew /* 52204e06973SManish V Badarkhe * To enable FW_CONFIG to be loaded by BL1, define the corresponding base 523c228956aSSoby Mathew * and limit. Leave enough space of BL2 meminfo. 524c228956aSSoby Mathew */ 52504e06973SManish V Badarkhe #define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t)) 5262a0ef943SManish V Badarkhe #define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \ 5272a0ef943SManish V Badarkhe + (PAGE_SIZE / 2U)) 5285b8d50e4SSathees Balya 5295b8d50e4SSathees Balya /* 5305b8d50e4SSathees Balya * Boot parameters passed from BL2 to BL31/BL32 are stored here 5315b8d50e4SSathees Balya */ 5322a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT) 5332a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \ 5342a0ef943SManish V Badarkhe + (PAGE_SIZE / 2U)) 5355b8d50e4SSathees Balya 5365b8d50e4SSathees Balya /* 5375b8d50e4SSathees Balya * Define limit of firmware configuration memory: 53804e06973SManish V Badarkhe * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory 5395b8d50e4SSathees Balya */ 54024e224b4SManish V Badarkhe #define ARM_FW_CONFIGS_SIZE (PAGE_SIZE * 2) 54124e224b4SManish V Badarkhe #define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + ARM_FW_CONFIGS_SIZE) 542b4315306SDan Handley 543c8720729SZelalem Aweke #if ENABLE_RME 544c8720729SZelalem Aweke /* 545c8720729SZelalem Aweke * Store the L0 GPT on Trusted SRAM next to firmware 546c8720729SZelalem Aweke * configuration memory, 4KB aligned. 547c8720729SZelalem Aweke */ 548c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE (PAGE_SIZE) 549c8720729SZelalem Aweke #define ARM_L0_GPT_ADDR_BASE (ARM_FW_CONFIGS_LIMIT) 550c8720729SZelalem Aweke #define ARM_L0_GPT_LIMIT (ARM_L0_GPT_ADDR_BASE + ARM_L0_GPT_SIZE) 551c8720729SZelalem Aweke #else 552c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE U(0) 553c8720729SZelalem Aweke #endif 554c8720729SZelalem Aweke 555b4315306SDan Handley /******************************************************************************* 556b4315306SDan Handley * BL1 specific defines. 557b4315306SDan Handley * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of 558b4315306SDan Handley * addresses. 559b4315306SDan Handley ******************************************************************************/ 560b4315306SDan Handley #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE 561e31fb0faSlaurenw-arm #ifdef PLAT_BL1_RO_LIMIT 562e31fb0faSlaurenw-arm #define BL1_RO_LIMIT PLAT_BL1_RO_LIMIT 563e31fb0faSlaurenw-arm #else 564b4315306SDan Handley #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ 5651eb735d7SRoberto Vargas + (PLAT_ARM_TRUSTED_ROM_SIZE - \ 5661eb735d7SRoberto Vargas PLAT_ARM_MAX_ROMLIB_RO_SIZE)) 567e31fb0faSlaurenw-arm #endif 568e31fb0faSlaurenw-arm 569b4315306SDan Handley /* 570ecf70f7bSVikram Kanigiri * Put BL1 RW at the top of the Trusted SRAM. 571b4315306SDan Handley */ 572b4315306SDan Handley #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ 573b4315306SDan Handley ARM_BL_RAM_SIZE - \ 5741eb735d7SRoberto Vargas (PLAT_ARM_MAX_BL1_RW_SIZE +\ 5751eb735d7SRoberto Vargas PLAT_ARM_MAX_ROMLIB_RW_SIZE)) 5761eb735d7SRoberto Vargas #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \ 5771eb735d7SRoberto Vargas (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE)) 5781eb735d7SRoberto Vargas 5791eb735d7SRoberto Vargas #define ROMLIB_RO_BASE BL1_RO_LIMIT 5801eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE) 5811eb735d7SRoberto Vargas 5821eb735d7SRoberto Vargas #define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE) 5831eb735d7SRoberto Vargas #define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE) 584b4315306SDan Handley 585b4315306SDan Handley /******************************************************************************* 586b4315306SDan Handley * BL2 specific defines. 587b4315306SDan Handley ******************************************************************************/ 58842d4d3baSArvind Ram Prakash #if RESET_TO_BL2 58969a131d8SManish V Badarkhe #if ENABLE_PIE 59069a131d8SManish V Badarkhe /* 59169a131d8SManish V Badarkhe * As the BL31 image size appears to be increased when built with the ENABLE_PIE 59269a131d8SManish V Badarkhe * option, set BL2 base address to have enough space for BL31 in Trusted SRAM. 59369a131d8SManish V Badarkhe */ 594d478ac16SOlivier Deprez #define BL2_OFFSET (0x5000) 59569a131d8SManish V Badarkhe #else 59642be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */ 597d478ac16SOlivier Deprez #define BL2_OFFSET (0x2000) 598d478ac16SOlivier Deprez #endif /* ENABLE_PIE */ 599d478ac16SOlivier Deprez 600c099cd39SSoby Mathew #define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \ 60169a131d8SManish V Badarkhe (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \ 602d478ac16SOlivier Deprez BL2_OFFSET) 603c099cd39SSoby Mathew #define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 604c099cd39SSoby Mathew 605c099cd39SSoby Mathew #else 6064518dd9aSDavid Wang /* 6074518dd9aSDavid Wang * Put BL2 just below BL1. 6084518dd9aSDavid Wang */ 6094518dd9aSDavid Wang #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) 6104518dd9aSDavid Wang #define BL2_LIMIT BL1_RW_BASE 6114518dd9aSDavid Wang #endif 612b4315306SDan Handley 613b4315306SDan Handley /******************************************************************************* 614d178637dSJuan Castillo * BL31 specific defines. 615b4315306SDan Handley ******************************************************************************/ 6160c1f197aSMadhukar Pappireddy #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION 6174518dd9aSDavid Wang /* 6184518dd9aSDavid Wang * Put BL31 at the bottom of TZC secured DRAM 6194518dd9aSDavid Wang */ 6204518dd9aSDavid Wang #define BL31_BASE ARM_AP_TZC_DRAM1_BASE 6214518dd9aSDavid Wang #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 6224518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 6230c1f197aSMadhukar Pappireddy /* 6240c1f197aSMadhukar Pappireddy * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM. 6250c1f197aSMadhukar Pappireddy * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten. 6260c1f197aSMadhukar Pappireddy */ 6270c1f197aSMadhukar Pappireddy #if SEPARATE_NOBITS_REGION 6280c1f197aSMadhukar Pappireddy #define BL31_NOBITS_BASE BL2_BASE 6290c1f197aSMadhukar Pappireddy #define BL31_NOBITS_LIMIT BL2_LIMIT 6300c1f197aSMadhukar Pappireddy #endif /* SEPARATE_NOBITS_REGION */ 631fd5763eaSQixiang Xu #elif (RESET_TO_BL31) 632133a5c68SManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/ 633133a5c68SManish Pandey # if !ENABLE_PIE 634133a5c68SManish Pandey # error "BL31 must be a PIE if RESET_TO_BL31=1." 635133a5c68SManish Pandey #endif 636fd5763eaSQixiang Xu /* 63755cf015cSSoby Mathew * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely 638d4580d17SSoby Mathew * used for building BL31 and not used for loading BL31. 639fd5763eaSQixiang Xu */ 64055cf015cSSoby Mathew # define BL31_BASE 0x0 64155cf015cSSoby Mathew # define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE 6424518dd9aSDavid Wang #else 643c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/ 644c099cd39SSoby Mathew #define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 645c099cd39SSoby Mathew - PLAT_ARM_MAX_BL31_SIZE) 646c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT BL2_BASE 64742be6fc5SDimitris Papastamos /* 64842d4d3baSArvind Ram Prakash * For RESET_TO_BL2 make sure the BL31 can grow up until BL2_BASE. 64942d4d3baSArvind Ram Prakash * This is because in the RESET_TO_BL2 configuration, 65042d4d3baSArvind Ram Prakash * BL2 is always resident. 65142be6fc5SDimitris Papastamos */ 65242d4d3baSArvind Ram Prakash #if RESET_TO_BL2 65342be6fc5SDimitris Papastamos #define BL31_LIMIT BL2_BASE 65442be6fc5SDimitris Papastamos #else 655b4315306SDan Handley #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 6564518dd9aSDavid Wang #endif 65742be6fc5SDimitris Papastamos #endif 658b4315306SDan Handley 659c8720729SZelalem Aweke /****************************************************************************** 660c8720729SZelalem Aweke * RMM specific defines 661c8720729SZelalem Aweke *****************************************************************************/ 662c8720729SZelalem Aweke #if ENABLE_RME 663c8720729SZelalem Aweke #define RMM_BASE (ARM_REALM_BASE) 664c8720729SZelalem Aweke #define RMM_LIMIT (RMM_BASE + ARM_REALM_SIZE) 6658c980a4aSJavier Almansa Sobrino #define RMM_SHARED_BASE (ARM_EL3_RMM_SHARED_BASE) 6668c980a4aSJavier Almansa Sobrino #define RMM_SHARED_SIZE (ARM_EL3_RMM_SHARED_SIZE) 667c8720729SZelalem Aweke #endif 668c8720729SZelalem Aweke 669402b3cf8SJulius Werner #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME 670b4315306SDan Handley /******************************************************************************* 6715744e874SSoby Mathew * BL32 specific defines for EL3 runtime in AArch32 mode 6725744e874SSoby Mathew ******************************************************************************/ 6735744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME 6747285fd5fSManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/ 6757285fd5fSManish Pandey # if !ENABLE_PIE 6767285fd5fSManish Pandey # error "BL32 must be a PIE if RESET_TO_SP_MIN=1." 6777285fd5fSManish Pandey #endif 678c099cd39SSoby Mathew /* 6797285fd5fSManish Pandey * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely 6807285fd5fSManish Pandey * used for building BL32 and not used for loading BL32. 681c099cd39SSoby Mathew */ 6827285fd5fSManish Pandey # define BL32_BASE 0x0 6837285fd5fSManish Pandey # define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE 6845744e874SSoby Mathew # else 685c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/ 686c099cd39SSoby Mathew # define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 687c099cd39SSoby Mathew - PLAT_ARM_MAX_BL32_SIZE) 688c099cd39SSoby Mathew # define BL32_PROGBITS_LIMIT BL2_BASE 6895744e874SSoby Mathew # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 6905744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */ 6915744e874SSoby Mathew 6925744e874SSoby Mathew #else 6935744e874SSoby Mathew /******************************************************************************* 6945744e874SSoby Mathew * BL32 specific defines for EL3 runtime in AArch64 mode 695b4315306SDan Handley ******************************************************************************/ 696b4315306SDan Handley /* 697b4315306SDan Handley * On ARM standard platforms, the TSP can execute from Trusted SRAM, 698b4315306SDan Handley * Trusted DRAM (if available) or the DRAM region secured by the TrustZone 699b4315306SDan Handley * controller. 700b4315306SDan Handley */ 7012d65ea19SMarc Bonnici # if SPM_MM || SPMC_AT_EL3 702e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 703e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) 704e29efeb1SAntonio Nino Diaz # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 705e29efeb1SAntonio Nino Diaz # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 706e29efeb1SAntonio Nino Diaz ARM_AP_TZC_DRAM1_SIZE) 70764758c97SAchin Gupta # elif defined(SPD_spmd) 70864758c97SAchin Gupta # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 70964758c97SAchin Gupta # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) 710d32113c7SArunachalam Ganapathy # define BL32_BASE PLAT_ARM_SPMC_BASE 711d32113c7SArunachalam Ganapathy # define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \ 712d32113c7SArunachalam Ganapathy PLAT_ARM_SPMC_SIZE) 713e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM 7144518dd9aSDavid Wang # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ 7154518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 7164518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ 7174518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 7184518dd9aSDavid Wang # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ 7194518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 7204518dd9aSDavid Wang # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 7214518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) 7224518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID 723b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE 724b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE 725c099cd39SSoby Mathew # define TSP_PROGBITS_LIMIT BL31_BASE 72604e06973SManish V Badarkhe # define BL32_BASE ARM_FW_CONFIGS_LIMIT 727b4315306SDan Handley # define BL32_LIMIT BL31_BASE 728b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID 729b4315306SDan Handley # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE 730b4315306SDan Handley # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE 731b4315306SDan Handley # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE 732b4315306SDan Handley # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ 733c2a76122SManish V Badarkhe + SZ_4M) 734b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID 735b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE 736b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE 737b4315306SDan Handley # define BL32_BASE ARM_AP_TZC_DRAM1_BASE 738b4315306SDan Handley # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 739b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE) 740b4315306SDan Handley # else 741b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" 742b4315306SDan Handley # endif 743402b3cf8SJulius Werner #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */ 744b4315306SDan Handley 745e29efeb1SAntonio Nino Diaz /* 746e29efeb1SAntonio Nino Diaz * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no 7472d65ea19SMarc Bonnici * SPD and no SPM-MM and no SPMC-AT-EL3, as they are the only ones that can be 7482d65ea19SMarc Bonnici * used as BL32. 749e29efeb1SAntonio Nino Diaz */ 750402b3cf8SJulius Werner #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME 7512d65ea19SMarc Bonnici # if defined(SPD_none) && !SPM_MM && !SPMC_AT_EL3 75281d139d5SAntonio Nino Diaz # undef BL32_BASE 7532d65ea19SMarc Bonnici # endif /* defined(SPD_none) && !SPM_MM || !SPMC_AT_EL3 */ 754402b3cf8SJulius Werner #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */ 75581d139d5SAntonio Nino Diaz 756436223deSYatharth Kochar /******************************************************************************* 757436223deSYatharth Kochar * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. 758436223deSYatharth Kochar ******************************************************************************/ 759436223deSYatharth Kochar #define BL2U_BASE BL2_BASE 7605744e874SSoby Mathew #define BL2U_LIMIT BL2_LIMIT 7615744e874SSoby Mathew 762436223deSYatharth Kochar #define NS_BL2U_BASE ARM_NS_DRAM1_BASE 763f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000)) 764436223deSYatharth Kochar 765b4315306SDan Handley /* 766b4315306SDan Handley * ID of the secure physical generic timer interrupt used by the TSP. 767b4315306SDan Handley */ 768b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 769b4315306SDan Handley 770b4315306SDan Handley 771e25e6f41SVikram Kanigiri /* 772e25e6f41SVikram Kanigiri * One cache line needed for bakery locks on ARM platforms 773e25e6f41SVikram Kanigiri */ 774e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) 775e25e6f41SVikram Kanigiri 7760bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */ 777*f87e54f7SManish Pandey #if ENABLE_FEAT_RAS && FFH_SUPPORT 7780b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI 0x10 7791c012840SOmkar Anand Kulkarni #endif 7800bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI 0x60 7810bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI 0x70 7820bef0edfSJeenu Viswambharan 783f1e4a28dSOmkar Anand Kulkarni /* CPU Fault Handling Interrupt(FHI) PPI interrupt ID */ 784f1e4a28dSOmkar Anand Kulkarni #define PLAT_CORE_FAULT_IRQ 17 785f1e4a28dSOmkar Anand Kulkarni 7860bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */ 787262aceaaSSandeep Tripathy #define PLAT_PRI_BITS 3 788e25e6f41SVikram Kanigiri 7890baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */ 7900baec2abSJeenu Viswambharan #define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0 7910baec2abSJeenu Viswambharan 792cbf9e84aSBalint Dobszay #if SDEI_IN_FCONF 793cbf9e84aSBalint Dobszay /* ARM SDEI dynamic private event max count */ 794cbf9e84aSBalint Dobszay #define ARM_SDEI_DP_EVENT_MAX_CNT 3 795cbf9e84aSBalint Dobszay 796cbf9e84aSBalint Dobszay /* ARM SDEI dynamic shared event max count */ 797cbf9e84aSBalint Dobszay #define ARM_SDEI_DS_EVENT_MAX_CNT 3 798cbf9e84aSBalint Dobszay #else 7990baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */ 8000baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0 1000 8010baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1 1001 8020baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2 1002 8030baec2abSJeenu Viswambharan 8040baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */ 8050baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0 2000 8060baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1 2001 8070baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2 2002 8080baec2abSJeenu Viswambharan 8097bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \ 8107bdf0c1fSJeenu Viswambharan SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \ 8117bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8127bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8137bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) 8147bdf0c1fSJeenu Viswambharan 8157bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \ 8167bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8177bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8187bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) 819cbf9e84aSBalint Dobszay #endif /* SDEI_IN_FCONF */ 8207bdf0c1fSJeenu Viswambharan 8211083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */ 822