xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision e29efeb1b40a3ac364fc0bf1e15928b400a57e72)
1b4315306SDan Handley /*
29edac047SDavid Cunado  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley #ifndef __ARM_DEF_H__
7b4315306SDan Handley #define __ARM_DEF_H__
8b4315306SDan Handley 
938dce70fSSoby Mathew #include <arch.h>
10b4315306SDan Handley #include <common_def.h>
11b2c363b1SJeenu Viswambharan #include <gic_common.h>
12b2c363b1SJeenu Viswambharan #include <interrupt_props.h>
13b4315306SDan Handley #include <platform_def.h>
14dff93c86SJuan Castillo #include <tbbr_img_def.h>
1553d9c9c8SScott Branden #include <utils_def.h>
16bf75a371SAntonio Nino Diaz #include <xlat_tables_defs.h>
17b4315306SDan Handley 
18b4315306SDan Handley 
19b4315306SDan Handley /******************************************************************************
20b4315306SDan Handley  * Definitions common to all ARM standard platforms
21b4315306SDan Handley  *****************************************************************************/
22b4315306SDan Handley 
23d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
24b4315306SDan Handley #define ARM_BL31_PLAT_PARAM_VAL		0x0f1e2d3c4b5a6978ULL
25b4315306SDan Handley 
265f3a6030SSoby Mathew #define ARM_SYSTEM_COUNT		1
27b4315306SDan Handley 
28b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
29b4315306SDan Handley 
3038dce70fSSoby Mathew /*
3138dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
3238dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
3338dce70fSSoby Mathew  */
3438dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
3538dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
365f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
3738dce70fSSoby Mathew 
3838dce70fSSoby Mathew /*
3938dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
4038dce70fSSoby Mathew  *  within the power-state parameter.
4138dce70fSSoby Mathew  */
4238dce70fSSoby Mathew /* Local power state for power domains in Run state. */
4338dce70fSSoby Mathew #define ARM_LOCAL_STATE_RUN	0
4438dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
4538dce70fSSoby Mathew #define ARM_LOCAL_STATE_RET	1
4638dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
4738dce70fSSoby Mathew    domains */
4838dce70fSSoby Mathew #define ARM_LOCAL_STATE_OFF	2
4938dce70fSSoby Mathew 
50b4315306SDan Handley /* Memory location options for TSP */
51b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
52b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
53b4315306SDan Handley #define ARM_DRAM_ID			2
54b4315306SDan Handley 
55b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */
56b4315306SDan Handley #define ARM_TRUSTED_SRAM_BASE		0x04000000
57b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
58b4315306SDan Handley #define ARM_SHARED_RAM_SIZE		0x00001000	/* 4 KB */
59b4315306SDan Handley 
60b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
61b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
62b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
63b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
64b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
65b4315306SDan Handley 
66b4315306SDan Handley /*
67b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
68b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
69b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
70b4315306SDan Handley  */
719edac047SDavid Cunado #define ARM_TZC_DRAM1_SIZE		ULL(0x01000000)
72b4315306SDan Handley 
73b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
74b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
75b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
76b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
77b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
78b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE - 1)
79b4315306SDan Handley 
80a22dffc6SSoby Mathew /*
81a22dffc6SSoby Mathew  * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime
82a22dffc6SSoby Mathew  * firmware. This region is meant to be NOLOAD and will not be zero
83a22dffc6SSoby Mathew  * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
84a22dffc6SSoby Mathew  * placed here.
85a22dffc6SSoby Mathew  */
86a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_BASE		(ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE)
87a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_SIZE		ULL(0x00200000) /* 2 MB */
88a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END		(ARM_EL3_TZC_DRAM1_BASE +	\
89a22dffc6SSoby Mathew 					ARM_EL3_TZC_DRAM1_SIZE - 1)
90a22dffc6SSoby Mathew 
91b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
92b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
93b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
94b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
95a22dffc6SSoby Mathew 					 (ARM_SCP_TZC_DRAM1_SIZE +	\
96a22dffc6SSoby Mathew 					 ARM_EL3_TZC_DRAM1_SIZE))
97b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
98b4315306SDan Handley 					 ARM_AP_TZC_DRAM1_SIZE - 1)
99b4315306SDan Handley 
100e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */
101e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG
102e60f2af9SSoby Mathew /*
103e60f2af9SSoby Mathew  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
104e60f2af9SSoby Mathew  * This is required by CryptoCell to authenticate BL33 which is loaded
105e60f2af9SSoby Mathew  * into the Non Secure DDR.
106e60f2af9SSoby Mathew  */
107e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
108e60f2af9SSoby Mathew #else
109e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
110e60f2af9SSoby Mathew #endif
111e60f2af9SSoby Mathew 
11254661cd2SSummer Qin #ifdef SPD_opteed
11354661cd2SSummer Qin /*
11404f72baeSJens Wiklander  * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
11504f72baeSJens Wiklander  * load/authenticate the trusted os extra image. The first 512KB of
11604f72baeSJens Wiklander  * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
11704f72baeSJens Wiklander  * for OPTEE is paged image which only include the paging part using
11804f72baeSJens Wiklander  * virtual memory but without "init" data. OPTEE will copy the "init" data
11904f72baeSJens Wiklander  * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
12004f72baeSJens Wiklander  * extra image behind the "init" data.
12154661cd2SSummer Qin  */
12204f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(ARM_AP_TZC_DRAM1_BASE + \
12304f72baeSJens Wiklander 					 ARM_AP_TZC_DRAM1_SIZE - \
12404f72baeSJens Wiklander 					 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
12504f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	0x400000
12654661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(		\
12754661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
12854661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
12954661cd2SSummer Qin 					MT_MEMORY | MT_RW | MT_SECURE)
130b3ba6fdaSSoby Mathew 
131b3ba6fdaSSoby Mathew /*
132b3ba6fdaSSoby Mathew  * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
133b3ba6fdaSSoby Mathew  * support is enabled).
134b3ba6fdaSSoby Mathew  */
135b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM		MAP_REGION_FLAT(		\
136b3ba6fdaSSoby Mathew 						BL32_BASE,		\
137b3ba6fdaSSoby Mathew 						BL32_LIMIT - BL32_BASE,	\
138b3ba6fdaSSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
13954661cd2SSummer Qin #endif /* SPD_opteed */
140b4315306SDan Handley 
141b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
142b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
143b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
144b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
145b4315306SDan Handley 					 ARM_NS_DRAM1_SIZE - 1)
146b4315306SDan Handley 
1479edac047SDavid Cunado #define ARM_DRAM1_BASE			ULL(0x80000000)
1489edac047SDavid Cunado #define ARM_DRAM1_SIZE			ULL(0x80000000)
149b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
150b4315306SDan Handley 					 ARM_DRAM1_SIZE - 1)
151b4315306SDan Handley 
1529edac047SDavid Cunado #define ARM_DRAM2_BASE			ULL(0x880000000)
153b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
154b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
155b4315306SDan Handley 					 ARM_DRAM2_SIZE - 1)
156b4315306SDan Handley 
157b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
158b4315306SDan Handley 
159b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
160b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
161b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
162b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
163b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
164b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
165b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
166b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
167b4315306SDan Handley 
16827573c59SAchin Gupta /*
169b2c363b1SJeenu Viswambharan  * List of secure interrupts are deprecated, but are retained only to support
170b2c363b1SJeenu Viswambharan  * legacy configurations.
17127573c59SAchin Gupta  */
17227573c59SAchin Gupta #define ARM_G1S_IRQS			ARM_IRQ_SEC_PHY_TIMER,		\
17327573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_1,		\
17427573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_2,		\
17527573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_3,		\
17627573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_4,		\
17727573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_5,		\
17827573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_7
17927573c59SAchin Gupta 
18027573c59SAchin Gupta #define ARM_G0_IRQS			ARM_IRQ_SEC_SGI_0,		\
18127573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_6
18227573c59SAchin Gupta 
183b2c363b1SJeenu Viswambharan /*
184b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
185b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the lists will be merged and treated
186b2c363b1SJeenu Viswambharan  * as Group 0 interrupts.
187b2c363b1SJeenu Viswambharan  */
188b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \
189b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
190b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
191b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
192b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
193b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
194b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
195b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
196b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
197b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
198b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
199b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
200b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
201b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
202b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
203b2c363b1SJeenu Viswambharan 
204b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \
205b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
206b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
207b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
208b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
209b2c363b1SJeenu Viswambharan 
210b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
211b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
212b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
21374eb26e4SJuan Castillo 						MT_DEVICE | MT_RW | MT_SECURE)
214b4315306SDan Handley 
215b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
216b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
217b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
218b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
219b4315306SDan Handley 
220b09ba056SRoberto Vargas #define ARM_MAP_DRAM2			MAP_REGION_FLAT(		\
221b09ba056SRoberto Vargas 						ARM_DRAM2_BASE,		\
222b09ba056SRoberto Vargas 						ARM_DRAM2_SIZE,		\
223b09ba056SRoberto Vargas 						MT_MEMORY | MT_RW | MT_NS)
2243eb2d672SSandrine Bailleux #ifdef SPD_tspd
225b09ba056SRoberto Vargas 
226b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
227b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
228b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
229b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
2303eb2d672SSandrine Bailleux #endif
231b4315306SDan Handley 
2324518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2334518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM		MAP_REGION_FLAT(		\
2344518dd9aSDavid Wang 						BL31_BASE,		\
2354518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE,	\
2364518dd9aSDavid Wang 						MT_MEMORY | MT_RW | MT_SECURE)
2374518dd9aSDavid Wang #endif
238b4315306SDan Handley 
239a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM		MAP_REGION_FLAT(			\
240a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_BASE,	\
241a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_SIZE,	\
242a22dffc6SSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
243a22dffc6SSoby Mathew 
244b4315306SDan Handley /*
245b4315306SDan Handley  * The number of regions like RO(code), coherent and data required by
246b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
247b4315306SDan Handley  */
248b4315306SDan Handley #if USE_COHERENT_MEM
249b4315306SDan Handley #define ARM_BL_REGIONS			3
250b4315306SDan Handley #else
251b4315306SDan Handley #define ARM_BL_REGIONS			2
252b4315306SDan Handley #endif
253b4315306SDan Handley 
254b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
255b4315306SDan Handley 					 ARM_BL_REGIONS)
256b4315306SDan Handley 
257b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
258b4315306SDan Handley #define ARM_SYS_CNTCTL_BASE		0x2a430000
259b4315306SDan Handley #define ARM_SYS_CNTREAD_BASE		0x2a800000
260b4315306SDan Handley #define ARM_SYS_TIMCTL_BASE		0x2a810000
261b4315306SDan Handley 
262b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
263b4315306SDan Handley 
2647b4c1405SJuan Castillo /* Trusted Watchdog constants */
2657b4c1405SJuan Castillo #define ARM_SP805_TWDG_BASE		0x2a490000
2667b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
2677b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
2687b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
2697b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
2707b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
2717b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
2727b4c1405SJuan Castillo 
273b4315306SDan Handley /******************************************************************************
274b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
275b4315306SDan Handley  *****************************************************************************/
276b4315306SDan Handley 
277b09ba056SRoberto Vargas /*
278b09ba056SRoberto Vargas  * We need to access DRAM2 from BL2 for PSCI_MEM_PROTECT for
279b09ba056SRoberto Vargas  * AArch64 builds
280b09ba056SRoberto Vargas  */
281b09ba056SRoberto Vargas #ifdef AARCH64
282b09ba056SRoberto Vargas #define PLAT_PHY_ADDR_SPACE_SIZE			(1ull << 36)
283b09ba056SRoberto Vargas #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ull << 36)
284b09ba056SRoberto Vargas #else
285e60e74bdSAntonio Nino Diaz #define PLAT_PHY_ADDR_SPACE_SIZE			(1ull << 32)
286e60e74bdSAntonio Nino Diaz #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ull << 32)
287b09ba056SRoberto Vargas #endif
288b09ba056SRoberto Vargas 
289b4315306SDan Handley 
29038dce70fSSoby Mathew /*
29138dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
29238dce70fSSoby Mathew  * id will represent an invalid or a power down state.
29338dce70fSSoby Mathew  */
29438dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
29538dce70fSSoby Mathew 
29638dce70fSSoby Mathew /*
29738dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
29838dce70fSSoby Mathew  * higher than this is invalid.
29938dce70fSSoby Mathew  */
30038dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
30138dce70fSSoby Mathew 
302b4315306SDan Handley /*
303b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
304b4315306SDan Handley  * This is known only to the platform as it might have a combination of
305b4315306SDan Handley  * integrated and external caches.
306b4315306SDan Handley  */
307b4315306SDan Handley #define CACHE_WRITEBACK_GRANULE		(1 << ARM_CACHE_WRITEBACK_SHIFT)
308b4315306SDan Handley 
309b4315306SDan Handley 
310b4315306SDan Handley /*******************************************************************************
311b4315306SDan Handley  * BL1 specific defines.
312b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
313b4315306SDan Handley  * addresses.
314b4315306SDan Handley  ******************************************************************************/
315b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
316b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
317b4315306SDan Handley 					 + PLAT_ARM_TRUSTED_ROM_SIZE)
318b4315306SDan Handley /*
319ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
320b4315306SDan Handley  */
321b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
322b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
323ecf70f7bSVikram Kanigiri 						PLAT_ARM_MAX_BL1_RW_SIZE)
324b4315306SDan Handley #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
325b4315306SDan Handley 
326b4315306SDan Handley /*******************************************************************************
327b4315306SDan Handley  * BL2 specific defines.
328b4315306SDan Handley  ******************************************************************************/
329ba6c31daSSoby Mathew #if ARM_BL31_IN_DRAM || (defined(AARCH32) && !defined(JUNO_AARCH32_EL3_RUNTIME))
3304518dd9aSDavid Wang /*
331a4409008Sdp-arm  * For AArch32 BL31 is not applicable.
332a4409008Sdp-arm  * For AArch64 BL31 is loaded in the DRAM.
3334518dd9aSDavid Wang  * Put BL2 just below BL1.
3344518dd9aSDavid Wang  */
3354518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
3364518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
3374518dd9aSDavid Wang #else
338b4315306SDan Handley /*
339ecf70f7bSVikram Kanigiri  * Put BL2 just below BL31.
340b4315306SDan Handley  */
341ecf70f7bSVikram Kanigiri #define BL2_BASE			(BL31_BASE - PLAT_ARM_MAX_BL2_SIZE)
342b4315306SDan Handley #define BL2_LIMIT			BL31_BASE
3434518dd9aSDavid Wang #endif
344b4315306SDan Handley 
345b4315306SDan Handley /*******************************************************************************
346d178637dSJuan Castillo  * BL31 specific defines.
347b4315306SDan Handley  ******************************************************************************/
3484518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
3494518dd9aSDavid Wang /*
3504518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
3514518dd9aSDavid Wang  */
3524518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
3534518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
3544518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
355fd5763eaSQixiang Xu #elif (RESET_TO_BL31)
356fd5763eaSQixiang Xu /*
357fd5763eaSQixiang Xu  * Put BL31_BASE in the middle of the Trusted SRAM.
358fd5763eaSQixiang Xu  */
359fd5763eaSQixiang Xu #define BL31_BASE			(ARM_TRUSTED_SRAM_BASE + \
360fd5763eaSQixiang Xu 						(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1))
361fd5763eaSQixiang Xu #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
3624518dd9aSDavid Wang #else
363b4315306SDan Handley /*
364ecf70f7bSVikram Kanigiri  * Put BL31 at the top of the Trusted SRAM.
365b4315306SDan Handley  */
366b4315306SDan Handley #define BL31_BASE			(ARM_BL_RAM_BASE +		\
367b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
368ecf70f7bSVikram Kanigiri 						PLAT_ARM_MAX_BL31_SIZE)
369b4315306SDan Handley #define BL31_PROGBITS_LIMIT		BL1_RW_BASE
370b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
3714518dd9aSDavid Wang #endif
372b4315306SDan Handley 
373b4315306SDan Handley /*******************************************************************************
374d178637dSJuan Castillo  * BL32 specific defines.
375b4315306SDan Handley  ******************************************************************************/
376b4315306SDan Handley /*
377b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
378b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
379b4315306SDan Handley  * controller.
380b4315306SDan Handley  */
381*e29efeb1SAntonio Nino Diaz #if ENABLE_SPM
382*e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
383*e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
384*e29efeb1SAntonio Nino Diaz # define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
385*e29efeb1SAntonio Nino Diaz # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
386*e29efeb1SAntonio Nino Diaz 						ARM_AP_TZC_DRAM1_SIZE)
387*e29efeb1SAntonio Nino Diaz #elif ARM_BL31_IN_DRAM
3884518dd9aSDavid Wang # define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
3894518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3904518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
3914518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3924518dd9aSDavid Wang # define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
3934518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3944518dd9aSDavid Wang # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
3954518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
3964518dd9aSDavid Wang #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
397b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
398b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
399b4315306SDan Handley # define TSP_PROGBITS_LIMIT		BL2_BASE
400b4315306SDan Handley # define BL32_BASE			ARM_BL_RAM_BASE
401b4315306SDan Handley # define BL32_LIMIT			BL31_BASE
402b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
403b4315306SDan Handley # define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
404b4315306SDan Handley # define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
405b4315306SDan Handley # define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
406b4315306SDan Handley # define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
407b4315306SDan Handley 						+ (1 << 21))
408b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
409b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
410b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
411b4315306SDan Handley # define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
412b4315306SDan Handley # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
413b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
414b4315306SDan Handley #else
415b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
416b4315306SDan Handley #endif
417b4315306SDan Handley 
418*e29efeb1SAntonio Nino Diaz /*
419*e29efeb1SAntonio Nino Diaz  * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
420*e29efeb1SAntonio Nino Diaz  * SPD and no SPM, as they are the only ones that can be used as BL32.
421*e29efeb1SAntonio Nino Diaz  */
422877cf3ffSSoby Mathew #ifndef AARCH32
423*e29efeb1SAntonio Nino Diaz # if defined(SPD_none) && !ENABLE_SPM
42481d139d5SAntonio Nino Diaz #  undef BL32_BASE
425*e29efeb1SAntonio Nino Diaz # endif
426877cf3ffSSoby Mathew #endif
42781d139d5SAntonio Nino Diaz 
428436223deSYatharth Kochar /*******************************************************************************
429436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
430436223deSYatharth Kochar  ******************************************************************************/
431436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
432ba6c31daSSoby Mathew #if ARM_BL31_IN_DRAM || (defined(AARCH32) && !defined(JUNO_AARCH32_EL3_RUNTIME))
4331bd61d0aSYatharth Kochar /*
4341bd61d0aSYatharth Kochar  * For AArch32 BL31 is not applicable.
4351bd61d0aSYatharth Kochar  * For AArch64 BL31 is loaded in the DRAM.
4361bd61d0aSYatharth Kochar  * BL2U extends up to BL1.
4371bd61d0aSYatharth Kochar  */
4384518dd9aSDavid Wang #define BL2U_LIMIT			BL1_RW_BASE
4394518dd9aSDavid Wang #else
4401bd61d0aSYatharth Kochar /* BL2U extends up to BL31. */
441436223deSYatharth Kochar #define BL2U_LIMIT			BL31_BASE
4424518dd9aSDavid Wang #endif
443436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
444843ddee4SYatharth Kochar #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + 0x03EB8000)
445436223deSYatharth Kochar 
446b4315306SDan Handley /*
447b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
448b4315306SDan Handley  */
449b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
450b4315306SDan Handley 
451b4315306SDan Handley 
452e25e6f41SVikram Kanigiri /*
453e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
454e25e6f41SVikram Kanigiri  */
455e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
456e25e6f41SVikram Kanigiri 
457e25e6f41SVikram Kanigiri 
458b4315306SDan Handley #endif /* __ARM_DEF_H__ */
459