xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision e25e6f41f75531f3500d5484b16365bf980e913f)
1b4315306SDan Handley /*
2b4315306SDan Handley  * Copyright (c) 2015, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
4b4315306SDan Handley  * Redistribution and use in source and binary forms, with or without
5b4315306SDan Handley  * modification, are permitted provided that the following conditions are met:
6b4315306SDan Handley  *
7b4315306SDan Handley  * Redistributions of source code must retain the above copyright notice, this
8b4315306SDan Handley  * list of conditions and the following disclaimer.
9b4315306SDan Handley  *
10b4315306SDan Handley  * Redistributions in binary form must reproduce the above copyright notice,
11b4315306SDan Handley  * this list of conditions and the following disclaimer in the documentation
12b4315306SDan Handley  * and/or other materials provided with the distribution.
13b4315306SDan Handley  *
14b4315306SDan Handley  * Neither the name of ARM nor the names of its contributors may be used
15b4315306SDan Handley  * to endorse or promote products derived from this software without specific
16b4315306SDan Handley  * prior written permission.
17b4315306SDan Handley  *
18b4315306SDan Handley  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19b4315306SDan Handley  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20b4315306SDan Handley  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21b4315306SDan Handley  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22b4315306SDan Handley  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23b4315306SDan Handley  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24b4315306SDan Handley  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25b4315306SDan Handley  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26b4315306SDan Handley  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27b4315306SDan Handley  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28b4315306SDan Handley  * POSSIBILITY OF SUCH DAMAGE.
29b4315306SDan Handley  */
30b4315306SDan Handley #ifndef __ARM_DEF_H__
31b4315306SDan Handley #define __ARM_DEF_H__
32b4315306SDan Handley 
3338dce70fSSoby Mathew #include <arch.h>
34b4315306SDan Handley #include <common_def.h>
35b4315306SDan Handley #include <platform_def.h>
36dff93c86SJuan Castillo #include <tbbr_img_def.h>
37b4315306SDan Handley #include <xlat_tables.h>
38b4315306SDan Handley 
39b4315306SDan Handley 
40b4315306SDan Handley /******************************************************************************
41b4315306SDan Handley  * Definitions common to all ARM standard platforms
42b4315306SDan Handley  *****************************************************************************/
43b4315306SDan Handley 
44b4315306SDan Handley /* Special value used to verify platform parameters from BL2 to BL3-1 */
45b4315306SDan Handley #define ARM_BL31_PLAT_PARAM_VAL		0x0f1e2d3c4b5a6978ULL
46b4315306SDan Handley 
47b4315306SDan Handley #define ARM_CLUSTER_COUNT		2ull
48b4315306SDan Handley 
49b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
50b4315306SDan Handley 
5138dce70fSSoby Mathew /*
5238dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
5338dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
5438dce70fSSoby Mathew  */
5538dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
5638dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
5738dce70fSSoby Mathew 
5838dce70fSSoby Mathew /*
5938dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
6038dce70fSSoby Mathew  *  within the power-state parameter.
6138dce70fSSoby Mathew  */
6238dce70fSSoby Mathew /* Local power state for power domains in Run state. */
6338dce70fSSoby Mathew #define ARM_LOCAL_STATE_RUN	0
6438dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
6538dce70fSSoby Mathew #define ARM_LOCAL_STATE_RET	1
6638dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
6738dce70fSSoby Mathew    domains */
6838dce70fSSoby Mathew #define ARM_LOCAL_STATE_OFF	2
6938dce70fSSoby Mathew 
70b4315306SDan Handley /* Memory location options for TSP */
71b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
72b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
73b4315306SDan Handley #define ARM_DRAM_ID			2
74b4315306SDan Handley 
75b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */
76b4315306SDan Handley #define ARM_TRUSTED_SRAM_BASE		0x04000000
77b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
78b4315306SDan Handley #define ARM_SHARED_RAM_SIZE		0x00001000	/* 4 KB */
79b4315306SDan Handley 
80b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
81b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
82b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
83b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
84b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
85b4315306SDan Handley 
86b4315306SDan Handley /*
87b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
88b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
89b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
90b4315306SDan Handley  */
91b4315306SDan Handley #define ARM_TZC_DRAM1_SIZE		MAKE_ULL(0x01000000)
92b4315306SDan Handley 
93b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
94b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
95b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
96b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
97b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
98b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE - 1)
99b4315306SDan Handley 
100b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
101b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
102b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
103b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
104b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
105b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
106b4315306SDan Handley 					 ARM_AP_TZC_DRAM1_SIZE - 1)
107b4315306SDan Handley 
108b4315306SDan Handley 
109b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
110b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
111b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
112b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
113b4315306SDan Handley 					 ARM_NS_DRAM1_SIZE - 1)
114b4315306SDan Handley 
115b4315306SDan Handley #define ARM_DRAM1_BASE			MAKE_ULL(0x80000000)
116b4315306SDan Handley #define ARM_DRAM1_SIZE			MAKE_ULL(0x80000000)
117b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
118b4315306SDan Handley 					 ARM_DRAM1_SIZE - 1)
119b4315306SDan Handley 
120b4315306SDan Handley #define ARM_DRAM2_BASE			MAKE_ULL(0x880000000)
121b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
122b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
123b4315306SDan Handley 					 ARM_DRAM2_SIZE - 1)
124b4315306SDan Handley 
125b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
126b4315306SDan Handley 
127b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
128b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
129b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
130b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
131b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
132b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
133b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
134b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
135b4315306SDan Handley 
136b4315306SDan Handley #define ARM_SHARED_RAM_ATTR		((PLAT_ARM_SHARED_RAM_CACHED ?	\
137b4315306SDan Handley 						MT_MEMORY : MT_DEVICE)	\
138b4315306SDan Handley 						| MT_RW | MT_SECURE)
139b4315306SDan Handley 
140b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
141b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
142b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
143b4315306SDan Handley 						ARM_SHARED_RAM_ATTR)
144b4315306SDan Handley 
145b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
146b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
147b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
148b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
149b4315306SDan Handley 
150b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
151b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
152b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
153b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
154b4315306SDan Handley 
155b4315306SDan Handley 
156b4315306SDan Handley /*
157b4315306SDan Handley  * The number of regions like RO(code), coherent and data required by
158b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
159b4315306SDan Handley  */
160b4315306SDan Handley #if USE_COHERENT_MEM
161b4315306SDan Handley #define ARM_BL_REGIONS			3
162b4315306SDan Handley #else
163b4315306SDan Handley #define ARM_BL_REGIONS			2
164b4315306SDan Handley #endif
165b4315306SDan Handley 
166b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
167b4315306SDan Handley 					 ARM_BL_REGIONS)
168b4315306SDan Handley 
169b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
170b4315306SDan Handley #define ARM_SYS_CNTCTL_BASE		0x2a430000
171b4315306SDan Handley #define ARM_SYS_CNTREAD_BASE		0x2a800000
172b4315306SDan Handley #define ARM_SYS_TIMCTL_BASE		0x2a810000
173b4315306SDan Handley 
174b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
175b4315306SDan Handley 
176b4315306SDan Handley /* TZC related constants */
177b4315306SDan Handley #define ARM_TZC_BASE			0x2a4a0000
178b4315306SDan Handley 
179b4315306SDan Handley 
180b4315306SDan Handley /******************************************************************************
181b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
182b4315306SDan Handley  *****************************************************************************/
183b4315306SDan Handley 
184b4315306SDan Handley #define ADDR_SPACE_SIZE			(1ull << 32)
185b4315306SDan Handley 
18638dce70fSSoby Mathew #define PLAT_NUM_PWR_DOMAINS		(ARM_CLUSTER_COUNT + \
187b4315306SDan Handley 					 PLATFORM_CORE_COUNT)
18838dce70fSSoby Mathew #define PLAT_MAX_PWR_LVL		ARM_PWR_LVL1
18938dce70fSSoby Mathew 
19038dce70fSSoby Mathew /*
19138dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
19238dce70fSSoby Mathew  * id will represent an invalid or a power down state.
19338dce70fSSoby Mathew  */
19438dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
19538dce70fSSoby Mathew 
19638dce70fSSoby Mathew /*
19738dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
19838dce70fSSoby Mathew  * higher than this is invalid.
19938dce70fSSoby Mathew  */
20038dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
20138dce70fSSoby Mathew 
202b4315306SDan Handley 
203b4315306SDan Handley #define PLATFORM_CORE_COUNT		(PLAT_ARM_CLUSTER0_CORE_COUNT + \
204b4315306SDan Handley 					 PLAT_ARM_CLUSTER1_CORE_COUNT)
205b4315306SDan Handley 
206b4315306SDan Handley /*
207b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
208b4315306SDan Handley  * This is known only to the platform as it might have a combination of
209b4315306SDan Handley  * integrated and external caches.
210b4315306SDan Handley  */
211b4315306SDan Handley #define CACHE_WRITEBACK_GRANULE		(1 << ARM_CACHE_WRITEBACK_SHIFT)
212b4315306SDan Handley 
213b4315306SDan Handley 
214b4315306SDan Handley /*******************************************************************************
215b4315306SDan Handley  * BL1 specific defines.
216b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
217b4315306SDan Handley  * addresses.
218b4315306SDan Handley  ******************************************************************************/
219b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
220b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
221b4315306SDan Handley 					 + PLAT_ARM_TRUSTED_ROM_SIZE)
222b4315306SDan Handley /*
223b4315306SDan Handley  * Put BL1 RW at the top of the Trusted SRAM. BL1_RW_BASE is calculated using
224b4315306SDan Handley  * the current BL1 RW debug size plus a little space for growth.
225b4315306SDan Handley  */
226b4315306SDan Handley #if TRUSTED_BOARD_BOOT
227b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
228b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
2291779ba6bSJuan Castillo 						0x9000)
230b4315306SDan Handley #else
231b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
232b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
233b4315306SDan Handley 						0x6000)
234b4315306SDan Handley #endif
235b4315306SDan Handley #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
236b4315306SDan Handley 
237b4315306SDan Handley /*******************************************************************************
238b4315306SDan Handley  * BL2 specific defines.
239b4315306SDan Handley  ******************************************************************************/
240b4315306SDan Handley /*
241b4315306SDan Handley  * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug
242b4315306SDan Handley  * size plus a little space for growth.
243b4315306SDan Handley  */
244b4315306SDan Handley #if TRUSTED_BOARD_BOOT
2451779ba6bSJuan Castillo #define BL2_BASE			(BL31_BASE - 0x1D000)
246b4315306SDan Handley #else
247b4315306SDan Handley #define BL2_BASE			(BL31_BASE - 0xC000)
248b4315306SDan Handley #endif
249b4315306SDan Handley #define BL2_LIMIT			BL31_BASE
250b4315306SDan Handley 
251b4315306SDan Handley /*******************************************************************************
252b4315306SDan Handley  * BL3-1 specific defines.
253b4315306SDan Handley  ******************************************************************************/
254b4315306SDan Handley /*
255b4315306SDan Handley  * Put BL3-1 at the top of the Trusted SRAM. BL31_BASE is calculated using the
256b4315306SDan Handley  * current BL3-1 debug size plus a little space for growth.
257b4315306SDan Handley  */
258b4315306SDan Handley #define BL31_BASE			(ARM_BL_RAM_BASE +		\
259b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
260b4315306SDan Handley 						0x1D000)
261b4315306SDan Handley #define BL31_PROGBITS_LIMIT		BL1_RW_BASE
262b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
263b4315306SDan Handley 
264b4315306SDan Handley /*******************************************************************************
265b4315306SDan Handley  * BL3-2 specific defines.
266b4315306SDan Handley  ******************************************************************************/
267b4315306SDan Handley /*
268b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
269b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
270b4315306SDan Handley  * controller.
271b4315306SDan Handley  */
272b4315306SDan Handley #if ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
273b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
274b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
275b4315306SDan Handley # define TSP_PROGBITS_LIMIT		BL2_BASE
276b4315306SDan Handley # define BL32_BASE			ARM_BL_RAM_BASE
277b4315306SDan Handley # define BL32_LIMIT			BL31_BASE
278b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
279b4315306SDan Handley # define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
280b4315306SDan Handley # define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
281b4315306SDan Handley # define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
282b4315306SDan Handley # define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
283b4315306SDan Handley 						+ (1 << 21))
284b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
285b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
286b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
287b4315306SDan Handley # define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
288b4315306SDan Handley # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
289b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
290b4315306SDan Handley #else
291b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
292b4315306SDan Handley #endif
293b4315306SDan Handley 
294b4315306SDan Handley /*
295b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
296b4315306SDan Handley  */
297b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
298b4315306SDan Handley 
299b4315306SDan Handley 
300*e25e6f41SVikram Kanigiri /*
301*e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
302*e25e6f41SVikram Kanigiri  */
303*e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
304*e25e6f41SVikram Kanigiri 
305*e25e6f41SVikram Kanigiri 
306b4315306SDan Handley #endif /* __ARM_DEF_H__ */
307