1b4315306SDan Handley /* 282685904SAlexeiFedorov * Copyright (c) 2015-2023, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H 71083b2b3SAntonio Nino Diaz #define ARM_DEF_H 8b4315306SDan Handley 909d40e0eSAntonio Nino Diaz #include <arch.h> 1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h> 1109d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 1553adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h> 1609d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h> 17b4315306SDan Handley 18b4315306SDan Handley /****************************************************************************** 19b4315306SDan Handley * Definitions common to all ARM standard platforms 20b4315306SDan Handley *****************************************************************************/ 21b4315306SDan Handley 22a6ffddecSMax Shvetsov /* 235f899286Slaurenw-arm * Root of trust key lengths 24a6ffddecSMax Shvetsov */ 25a6ffddecSMax Shvetsov #define ARM_ROTPK_HEADER_LEN 19 26a6ffddecSMax Shvetsov #define ARM_ROTPK_HASH_LEN 32 275f899286Slaurenw-arm /* ARM_ROTPK_KEY_LEN includes DER header + raw key material */ 285f899286Slaurenw-arm #define ARM_ROTPK_KEY_LEN 294 29a6ffddecSMax Shvetsov 30d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */ 31f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978) 32b4315306SDan Handley 335b33ad17SDeepika Bhavnani #define ARM_SYSTEM_COUNT U(1) 34b4315306SDan Handley 35b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT 6 36b4315306SDan Handley 3738dce70fSSoby Mathew /* 3838dce70fSSoby Mathew * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The 3938dce70fSSoby Mathew * power levels have a 1:1 mapping with the MPIDR affinity levels. 4038dce70fSSoby Mathew */ 4138dce70fSSoby Mathew #define ARM_PWR_LVL0 MPIDR_AFFLVL0 4238dce70fSSoby Mathew #define ARM_PWR_LVL1 MPIDR_AFFLVL1 435f3a6030SSoby Mathew #define ARM_PWR_LVL2 MPIDR_AFFLVL2 440e27faf4SChandni Cherukuri #define ARM_PWR_LVL3 MPIDR_AFFLVL3 4538dce70fSSoby Mathew 4638dce70fSSoby Mathew /* 4738dce70fSSoby Mathew * Macros for local power states in ARM platforms encoded by State-ID field 4838dce70fSSoby Mathew * within the power-state parameter. 4938dce70fSSoby Mathew */ 5038dce70fSSoby Mathew /* Local power state for power domains in Run state. */ 511083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN U(0) 5238dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */ 531083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET U(1) 5438dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power 5538dce70fSSoby Mathew domains */ 561083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF U(2) 5738dce70fSSoby Mathew 58b4315306SDan Handley /* Memory location options for TSP */ 59b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID 0 60b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID 1 61b4315306SDan Handley #define ARM_DRAM_ID 2 62b4315306SDan Handley 635fb061e7SGary Morrison #ifdef PLAT_ARM_TRUSTED_SRAM_BASE 6403b201c0Slaurenw-arm #define ARM_TRUSTED_SRAM_BASE PLAT_ARM_TRUSTED_SRAM_BASE 6503b201c0Slaurenw-arm #else 66af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE UL(0x04000000) 675fb061e7SGary Morrison #endif /* PLAT_ARM_TRUSTED_SRAM_BASE */ 6803b201c0Slaurenw-arm 69b4315306SDan Handley #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE 70af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ 71b4315306SDan Handley 72b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */ 73b4315306SDan Handley #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ 74b4315306SDan Handley ARM_SHARED_RAM_SIZE) 75b4315306SDan Handley #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 76b4315306SDan Handley ARM_SHARED_RAM_SIZE) 77b4315306SDan Handley 78b4315306SDan Handley /* 79c8720729SZelalem Aweke * The top 16MB (or 64MB if RME is enabled) of DRAM1 is configured as 80c8720729SZelalem Aweke * follows: 81b4315306SDan Handley * - SCP TZC DRAM: If present, DRAM reserved for SCP use 82c8720729SZelalem Aweke * - L1 GPT DRAM: Reserved for L1 GPT if RME is enabled 83c8720729SZelalem Aweke * - REALM DRAM: Reserved for Realm world if RME is enabled 848c980a4aSJavier Almansa Sobrino * - TF-A <-> RMM SHARED: Area shared for communication between TF-A and RMM 85b4315306SDan Handley * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use 86c8720729SZelalem Aweke * 87c8720729SZelalem Aweke * RME enabled(64MB) RME not enabled(16MB) 88c8720729SZelalem Aweke * -------------------- ------------------- 89c8720729SZelalem Aweke * | | | | 90c8720729SZelalem Aweke * | AP TZC (~28MB) | | AP TZC (~14MB) | 91c8720729SZelalem Aweke * -------------------- ------------------- 92c8720729SZelalem Aweke * | | | | 938c980a4aSJavier Almansa Sobrino * | REALM (RMM) | | EL3 TZC (2MB) | 948c980a4aSJavier Almansa Sobrino * | (32MB - 4KB) | ------------------- 958c980a4aSJavier Almansa Sobrino * -------------------- | | 968c980a4aSJavier Almansa Sobrino * | | | SCP TZC | 978c980a4aSJavier Almansa Sobrino * | TF-A <-> RMM | 0xFFFF_FFFF------------------- 988c980a4aSJavier Almansa Sobrino * | SHARED (4KB) | 998c980a4aSJavier Almansa Sobrino * -------------------- 1008c980a4aSJavier Almansa Sobrino * | | 1018c980a4aSJavier Almansa Sobrino * | EL3 TZC (3MB) | 1028c980a4aSJavier Almansa Sobrino * -------------------- 103c8720729SZelalem Aweke * | L1 GPT + SCP TZC | 104c8720729SZelalem Aweke * | (~1MB) | 105c8720729SZelalem Aweke * 0xFFFF_FFFF -------------------- 106b4315306SDan Handley */ 107c8720729SZelalem Aweke #if ENABLE_RME 108c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE UL(0x04000000) /* 64MB */ 109c8720729SZelalem Aweke /* 110c8720729SZelalem Aweke * Define a region within the TZC secured DRAM for use by EL3 runtime 111c8720729SZelalem Aweke * firmware. This region is meant to be NOLOAD and will not be zero 112*da04341eSChris Kay * initialized. Data sections with the attribute `.arm_el3_tzc_dram` will be 113c8720729SZelalem Aweke * placed here. 3MB region is reserved if RME is enabled, 2MB otherwise. 114c8720729SZelalem Aweke */ 115c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00300000) /* 3MB */ 116c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE UL(0x00100000) /* 1MB */ 1178c980a4aSJavier Almansa Sobrino 1188c980a4aSJavier Almansa Sobrino /* 32MB - ARM_EL3_RMM_SHARED_SIZE */ 1198c980a4aSJavier Almansa Sobrino #define ARM_REALM_SIZE (UL(0x02000000) - \ 1208c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE) 1218c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_SIZE (PAGE_SIZE) /* 4KB */ 122c8720729SZelalem Aweke #else 123c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE UL(0x01000000) /* 16MB */ 124c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2MB */ 125c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE UL(0) 126c8720729SZelalem Aweke #define ARM_REALM_SIZE UL(0) 1278c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_SIZE UL(0) 128c8720729SZelalem Aweke #endif /* ENABLE_RME */ 129b4315306SDan Handley 130b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 131b4315306SDan Handley ARM_DRAM1_SIZE - \ 132c8720729SZelalem Aweke (ARM_SCP_TZC_DRAM1_SIZE + \ 133c8720729SZelalem Aweke ARM_L1_GPT_SIZE)) 134b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE 135b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ 1367b4e1fbbSAlexei Fedorov ARM_SCP_TZC_DRAM1_SIZE - 1U) 137c8720729SZelalem Aweke #if ENABLE_RME 138c8720729SZelalem Aweke #define ARM_L1_GPT_ADDR_BASE (ARM_DRAM1_BASE + \ 139c8720729SZelalem Aweke ARM_DRAM1_SIZE - \ 140c8720729SZelalem Aweke ARM_L1_GPT_SIZE) 141c8720729SZelalem Aweke #define ARM_L1_GPT_END (ARM_L1_GPT_ADDR_BASE + \ 142c8720729SZelalem Aweke ARM_L1_GPT_SIZE - 1U) 143b4315306SDan Handley 1448c980a4aSJavier Almansa Sobrino #define ARM_REALM_BASE (ARM_EL3_RMM_SHARED_BASE - \ 1458c980a4aSJavier Almansa Sobrino ARM_REALM_SIZE) 1468c980a4aSJavier Almansa Sobrino 1478c980a4aSJavier Almansa Sobrino #define ARM_REALM_END (ARM_REALM_BASE + ARM_REALM_SIZE - 1U) 1488c980a4aSJavier Almansa Sobrino 1498c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_BASE (ARM_DRAM1_BASE + \ 150c8720729SZelalem Aweke ARM_DRAM1_SIZE - \ 151c8720729SZelalem Aweke (ARM_SCP_TZC_DRAM1_SIZE + \ 1528c980a4aSJavier Almansa Sobrino ARM_L1_GPT_SIZE + \ 1538c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE + \ 1548c980a4aSJavier Almansa Sobrino ARM_EL3_TZC_DRAM1_SIZE)) 1558c980a4aSJavier Almansa Sobrino 1568c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_END (ARM_EL3_RMM_SHARED_BASE + \ 1578c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE - 1U) 158c8720729SZelalem Aweke #endif /* ENABLE_RME */ 159c8720729SZelalem Aweke 160c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - \ 161c8720729SZelalem Aweke ARM_EL3_TZC_DRAM1_SIZE) 162a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \ 1637b4e1fbbSAlexei Fedorov ARM_EL3_TZC_DRAM1_SIZE - 1U) 164a22dffc6SSoby Mathew 165b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 166b4315306SDan Handley ARM_DRAM1_SIZE - \ 167b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 168b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ 169a22dffc6SSoby Mathew (ARM_SCP_TZC_DRAM1_SIZE + \ 170c8720729SZelalem Aweke ARM_EL3_TZC_DRAM1_SIZE + \ 1718c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE + \ 172c8720729SZelalem Aweke ARM_REALM_SIZE + \ 173c8720729SZelalem Aweke ARM_L1_GPT_SIZE)) 174b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ 1757b4e1fbbSAlexei Fedorov ARM_AP_TZC_DRAM1_SIZE - 1U) 176b4315306SDan Handley 177e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */ 178e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG 179e60f2af9SSoby Mathew /* 180e60f2af9SSoby Mathew * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell. 181e60f2af9SSoby Mathew * This is required by CryptoCell to authenticate BL33 which is loaded 182e60f2af9SSoby Mathew * into the Non Secure DDR. 183e60f2af9SSoby Mathew */ 184e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD 185e60f2af9SSoby Mathew #else 186e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE 187e60f2af9SSoby Mathew #endif 188e60f2af9SSoby Mathew 18954661cd2SSummer Qin #ifdef SPD_opteed 19054661cd2SSummer Qin /* 19104f72baeSJens Wiklander * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to 19204f72baeSJens Wiklander * load/authenticate the trusted os extra image. The first 512KB of 19304f72baeSJens Wiklander * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading 19404f72baeSJens Wiklander * for OPTEE is paged image which only include the paging part using 19504f72baeSJens Wiklander * virtual memory but without "init" data. OPTEE will copy the "init" data 19604f72baeSJens Wiklander * (from pager image) to the first 512KB of TZC_DRAM, and then copy the 19704f72baeSJens Wiklander * extra image behind the "init" data. 19854661cd2SSummer Qin */ 19904f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ 20004f72baeSJens Wiklander ARM_AP_TZC_DRAM1_SIZE - \ 20104f72baeSJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_SIZE) 202af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000) 20354661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ 20454661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_BASE, \ 20554661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ 20654661cd2SSummer Qin MT_MEMORY | MT_RW | MT_SECURE) 207b3ba6fdaSSoby Mathew 208b3ba6fdaSSoby Mathew /* 209b3ba6fdaSSoby Mathew * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging 210b3ba6fdaSSoby Mathew * support is enabled). 211b3ba6fdaSSoby Mathew */ 212b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ 213b3ba6fdaSSoby Mathew BL32_BASE, \ 214b3ba6fdaSSoby Mathew BL32_LIMIT - BL32_BASE, \ 215b3ba6fdaSSoby Mathew MT_MEMORY | MT_RW | MT_SECURE) 21654661cd2SSummer Qin #endif /* SPD_opteed */ 217b4315306SDan Handley 218b4315306SDan Handley #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE 219b4315306SDan Handley #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ 220b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 2218c980a4aSJavier Almansa Sobrino 222b4315306SDan Handley #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ 2237b4e1fbbSAlexei Fedorov ARM_NS_DRAM1_SIZE - 1U) 2245fb061e7SGary Morrison #ifdef PLAT_ARM_DRAM1_BASE 22503b201c0Slaurenw-arm #define ARM_DRAM1_BASE PLAT_ARM_DRAM1_BASE 22603b201c0Slaurenw-arm #else 2273d449de0SSandrine Bailleux #define ARM_DRAM1_BASE ULL(0x80000000) 2285fb061e7SGary Morrison #endif /* PLAT_ARM_DRAM1_BASE */ 22903b201c0Slaurenw-arm 2303d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE ULL(0x80000000) 231b4315306SDan Handley #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ 2327b4e1fbbSAlexei Fedorov ARM_DRAM1_SIZE - 1U) 233b4315306SDan Handley 2346bb6015fSSami Mujawar #define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE 235b4315306SDan Handley #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE 236b4315306SDan Handley #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ 2377b4e1fbbSAlexei Fedorov ARM_DRAM2_SIZE - 1U) 238a97bfa5fSAlexeiFedorov /* Number of DRAM banks */ 23982685904SAlexeiFedorov #define ARM_DRAM_NUM_BANKS 2UL 240b4315306SDan Handley 241b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER 29 242b4315306SDan Handley 243b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0 8 244b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1 9 245b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2 10 246b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3 11 247b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4 12 248b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5 13 249b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6 14 250b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7 15 251b4315306SDan Handley 25227573c59SAchin Gupta /* 253b2c363b1SJeenu Viswambharan * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 254b2c363b1SJeenu Viswambharan * terminology. On a GICv2 system or mode, the lists will be merged and treated 255b2c363b1SJeenu Viswambharan * as Group 0 interrupts. 256b2c363b1SJeenu Viswambharan */ 257b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \ 258fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 259b2c363b1SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 260fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 261b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 262fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 263b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 264fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 265b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 266fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 267b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 268fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 269b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 270fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 271b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE) 272b2c363b1SJeenu Viswambharan 273b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \ 274fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \ 275b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 276fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 277b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE) 278b2c363b1SJeenu Viswambharan 279b4315306SDan Handley #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ 280b4315306SDan Handley ARM_SHARED_RAM_BASE, \ 281b4315306SDan Handley ARM_SHARED_RAM_SIZE, \ 2824bb72c47SZelalem Aweke MT_DEVICE | MT_RW | EL3_PAS) 283b4315306SDan Handley 284b4315306SDan Handley #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ 285b4315306SDan Handley ARM_NS_DRAM1_BASE, \ 286b4315306SDan Handley ARM_NS_DRAM1_SIZE, \ 287b4315306SDan Handley MT_MEMORY | MT_RW | MT_NS) 288b4315306SDan Handley 289b09ba056SRoberto Vargas #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ 290b09ba056SRoberto Vargas ARM_DRAM2_BASE, \ 291b09ba056SRoberto Vargas ARM_DRAM2_SIZE, \ 292b09ba056SRoberto Vargas MT_MEMORY | MT_RW | MT_NS) 293b09ba056SRoberto Vargas 294b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ 295b4315306SDan Handley TSP_SEC_MEM_BASE, \ 296b4315306SDan Handley TSP_SEC_MEM_SIZE, \ 297b4315306SDan Handley MT_MEMORY | MT_RW | MT_SECURE) 298b4315306SDan Handley 2994518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 3004518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ 3014518dd9aSDavid Wang BL31_BASE, \ 3024518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE, \ 3034518dd9aSDavid Wang MT_MEMORY | MT_RW | MT_SECURE) 3044518dd9aSDavid Wang #endif 305b4315306SDan Handley 306a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \ 307a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_BASE, \ 308a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_SIZE, \ 3094bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 310a22dffc6SSoby Mathew 31164758c97SAchin Gupta #define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \ 31264758c97SAchin Gupta PLAT_ARM_TRUSTED_DRAM_BASE, \ 31364758c97SAchin Gupta PLAT_ARM_TRUSTED_DRAM_SIZE, \ 31464758c97SAchin Gupta MT_MEMORY | MT_RW | MT_SECURE) 31564758c97SAchin Gupta 316c8720729SZelalem Aweke #if ENABLE_RME 317e516ba6dSSoby Mathew /* 318e516ba6dSSoby Mathew * We add the EL3_RMM_SHARED size to RMM mapping to map the region as a block. 319e516ba6dSSoby Mathew * Else we end up requiring more pagetables in BL2 for ROMLIB build. 320e516ba6dSSoby Mathew */ 321c8720729SZelalem Aweke #define ARM_MAP_RMM_DRAM MAP_REGION_FLAT( \ 322c8720729SZelalem Aweke PLAT_ARM_RMM_BASE, \ 323e516ba6dSSoby Mathew (PLAT_ARM_RMM_SIZE + \ 324e516ba6dSSoby Mathew ARM_EL3_RMM_SHARED_SIZE), \ 325c8720729SZelalem Aweke MT_MEMORY | MT_RW | MT_REALM) 326c8720729SZelalem Aweke 327c8720729SZelalem Aweke 328c8720729SZelalem Aweke #define ARM_MAP_GPT_L1_DRAM MAP_REGION_FLAT( \ 329c8720729SZelalem Aweke ARM_L1_GPT_ADDR_BASE, \ 330c8720729SZelalem Aweke ARM_L1_GPT_SIZE, \ 331c8720729SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 332c8720729SZelalem Aweke 3338c980a4aSJavier Almansa Sobrino #define ARM_MAP_EL3_RMM_SHARED_MEM \ 3348c980a4aSJavier Almansa Sobrino MAP_REGION_FLAT( \ 3358c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_BASE, \ 3368c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE, \ 3378c980a4aSJavier Almansa Sobrino MT_MEMORY | MT_RW | MT_REALM) 3388c980a4aSJavier Almansa Sobrino 339c8720729SZelalem Aweke #endif /* ENABLE_RME */ 34064758c97SAchin Gupta 3412ecaafd2SDaniel Boulby /* 342ba597da7SJohn Tsichritzis * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to 343ba597da7SJohn Tsichritzis * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides 344ba597da7SJohn Tsichritzis * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order 345ba597da7SJohn Tsichritzis * to be able to access the heap. 346ba597da7SJohn Tsichritzis */ 347ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW MAP_REGION_FLAT( \ 348ba597da7SJohn Tsichritzis BL1_RW_BASE, \ 349ba597da7SJohn Tsichritzis BL1_RW_LIMIT - BL1_RW_BASE, \ 3504bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 351ba597da7SJohn Tsichritzis 352ba597da7SJohn Tsichritzis /* 3532ecaafd2SDaniel Boulby * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section 3542ecaafd2SDaniel Boulby * otherwise one region is defined containing both. 3552ecaafd2SDaniel Boulby */ 356d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA 3572ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 358d323af9eSDaniel Boulby BL_CODE_BASE, \ 359d323af9eSDaniel Boulby BL_CODE_END - BL_CODE_BASE, \ 3604bb72c47SZelalem Aweke MT_CODE | EL3_PAS), \ 3612ecaafd2SDaniel Boulby MAP_REGION_FLAT( \ 362d323af9eSDaniel Boulby BL_RO_DATA_BASE, \ 363d323af9eSDaniel Boulby BL_RO_DATA_END \ 364d323af9eSDaniel Boulby - BL_RO_DATA_BASE, \ 3654bb72c47SZelalem Aweke MT_RO_DATA | EL3_PAS) 3662ecaafd2SDaniel Boulby #else 3672ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 3682ecaafd2SDaniel Boulby BL_CODE_BASE, \ 3692ecaafd2SDaniel Boulby BL_CODE_END - BL_CODE_BASE, \ 3704bb72c47SZelalem Aweke MT_CODE | EL3_PAS) 371d323af9eSDaniel Boulby #endif 372d323af9eSDaniel Boulby #if USE_COHERENT_MEM 373d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \ 374d323af9eSDaniel Boulby BL_COHERENT_RAM_BASE, \ 375d323af9eSDaniel Boulby BL_COHERENT_RAM_END \ 376d323af9eSDaniel Boulby - BL_COHERENT_RAM_BASE, \ 3774bb72c47SZelalem Aweke MT_DEVICE | MT_RW | EL3_PAS) 378d323af9eSDaniel Boulby #endif 3791eb735d7SRoberto Vargas #if USE_ROMLIB 3801eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \ 3811eb735d7SRoberto Vargas ROMLIB_RO_BASE, \ 3821eb735d7SRoberto Vargas ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\ 3834bb72c47SZelalem Aweke MT_CODE | EL3_PAS) 3841eb735d7SRoberto Vargas 3851eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \ 3861eb735d7SRoberto Vargas ROMLIB_RW_BASE, \ 3871eb735d7SRoberto Vargas ROMLIB_RW_END - ROMLIB_RW_BASE,\ 3884bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 3891eb735d7SRoberto Vargas #endif 390d323af9eSDaniel Boulby 391b4315306SDan Handley /* 3920f58d4f2SAntonio Nino Diaz * Map mem_protect flash region with read and write permissions 3930f58d4f2SAntonio Nino Diaz */ 3940f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \ 3950f58d4f2SAntonio Nino Diaz V2M_FLASH_BLOCK_SIZE, \ 3960f58d4f2SAntonio Nino Diaz MT_DEVICE | MT_RW | MT_SECURE) 397a07c101aSManish V Badarkhe /* 398a07c101aSManish V Badarkhe * Map the region for device tree configuration with read and write permissions 399a07c101aSManish V Badarkhe */ 400a07c101aSManish V Badarkhe #define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \ 401a07c101aSManish V Badarkhe (ARM_FW_CONFIGS_LIMIT \ 402a07c101aSManish V Badarkhe - ARM_BL_RAM_BASE), \ 4034bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 404c8720729SZelalem Aweke /* 405c8720729SZelalem Aweke * Map L0_GPT with read and write permissions 406c8720729SZelalem Aweke */ 407c8720729SZelalem Aweke #if ENABLE_RME 408c8720729SZelalem Aweke #define ARM_MAP_L0_GPT_REGION MAP_REGION_FLAT(ARM_L0_GPT_ADDR_BASE, \ 409c8720729SZelalem Aweke ARM_L0_GPT_SIZE, \ 410c8720729SZelalem Aweke MT_MEMORY | MT_RW | MT_ROOT) 411c8720729SZelalem Aweke #endif 4120f58d4f2SAntonio Nino Diaz 4130f58d4f2SAntonio Nino Diaz /* 4142ecaafd2SDaniel Boulby * The max number of regions like RO(code), coherent and data required by 415b4315306SDan Handley * different BL stages which need to be mapped in the MMU. 416b4315306SDan Handley */ 417dcb19591SManish V Badarkhe #define ARM_BL_REGIONS 7 418b4315306SDan Handley 419b4315306SDan Handley #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ 420b4315306SDan Handley ARM_BL_REGIONS) 421b4315306SDan Handley 422b4315306SDan Handley /* Memory mapped Generic timer interfaces */ 4235fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTCTL_BASE 4245fb061e7SGary Morrison #define ARM_SYS_CNTCTL_BASE PLAT_ARM_SYS_CNTCTL_BASE 4255fb061e7SGary Morrison #else 426af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE UL(0x2a430000) 4275fb061e7SGary Morrison #endif 4285fb061e7SGary Morrison 4295fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTREAD_BASE 4305fb061e7SGary Morrison #define ARM_SYS_CNTREAD_BASE PLAT_ARM_SYS_CNTREAD_BASE 4315fb061e7SGary Morrison #else 432af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE UL(0x2a800000) 4335fb061e7SGary Morrison #endif 4345fb061e7SGary Morrison 4355fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_TIMCTL_BASE 4365fb061e7SGary Morrison #define ARM_SYS_TIMCTL_BASE PLAT_ARM_SYS_TIMCTL_BASE 4375fb061e7SGary Morrison #else 438af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE UL(0x2a810000) 4395fb061e7SGary Morrison #endif 4405fb061e7SGary Morrison 4415fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_S 4425fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_S PLAT_ARM_SYS_CNT_BASE_S 4435fb061e7SGary Morrison #else 444af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S UL(0x2a820000) 4455fb061e7SGary Morrison #endif 4465fb061e7SGary Morrison 4475fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_NS 4485fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_NS PLAT_ARM_SYS_CNT_BASE_NS 4495fb061e7SGary Morrison #else 450af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS UL(0x2a830000) 4515fb061e7SGary Morrison #endif 452b4315306SDan Handley 453b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE 115200 454b4315306SDan Handley 4557b4c1405SJuan Castillo /* Trusted Watchdog constants */ 4565fb061e7SGary Morrison #ifdef PLAT_ARM_SP805_TWDG_BASE 4575fb061e7SGary Morrison #define ARM_SP805_TWDG_BASE PLAT_ARM_SP805_TWDG_BASE 4585fb061e7SGary Morrison #else 459af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE UL(0x2a490000) 4605fb061e7SGary Morrison #endif 4617b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ 32768 4627b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 4637b4c1405SJuan Castillo * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ 4647b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC 128 4657b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ 4667b4c1405SJuan Castillo ARM_TWDG_TIMEOUT_SEC) 4677b4c1405SJuan Castillo 468b4315306SDan Handley /****************************************************************************** 469b4315306SDan Handley * Required platform porting definitions common to all ARM standard platforms 470b4315306SDan Handley *****************************************************************************/ 471b4315306SDan Handley 472b09ba056SRoberto Vargas /* 47338dce70fSSoby Mathew * This macro defines the deepest retention state possible. A higher state 47438dce70fSSoby Mathew * id will represent an invalid or a power down state. 47538dce70fSSoby Mathew */ 47638dce70fSSoby Mathew #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET 47738dce70fSSoby Mathew 47838dce70fSSoby Mathew /* 47938dce70fSSoby Mathew * This macro defines the deepest power down states possible. Any state ID 48038dce70fSSoby Mathew * higher than this is invalid. 48138dce70fSSoby Mathew */ 48238dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF 48338dce70fSSoby Mathew 484b4315306SDan Handley /* 485b4315306SDan Handley * Some data must be aligned on the biggest cache line size in the platform. 486b4315306SDan Handley * This is known only to the platform as it might have a combination of 487b4315306SDan Handley * integrated and external caches. 488b4315306SDan Handley */ 489af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT) 490b4315306SDan Handley 491c228956aSSoby Mathew /* 49204e06973SManish V Badarkhe * To enable FW_CONFIG to be loaded by BL1, define the corresponding base 493c228956aSSoby Mathew * and limit. Leave enough space of BL2 meminfo. 494c228956aSSoby Mathew */ 49504e06973SManish V Badarkhe #define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t)) 4962a0ef943SManish V Badarkhe #define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \ 4972a0ef943SManish V Badarkhe + (PAGE_SIZE / 2U)) 4985b8d50e4SSathees Balya 4995b8d50e4SSathees Balya /* 5005b8d50e4SSathees Balya * Boot parameters passed from BL2 to BL31/BL32 are stored here 5015b8d50e4SSathees Balya */ 5022a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT) 5032a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \ 5042a0ef943SManish V Badarkhe + (PAGE_SIZE / 2U)) 5055b8d50e4SSathees Balya 5065b8d50e4SSathees Balya /* 5075b8d50e4SSathees Balya * Define limit of firmware configuration memory: 50804e06973SManish V Badarkhe * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory 5095b8d50e4SSathees Balya */ 510ce4ca1a8SManish V Badarkhe #define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + (PAGE_SIZE * 2)) 511b4315306SDan Handley 512c8720729SZelalem Aweke #if ENABLE_RME 513c8720729SZelalem Aweke /* 514c8720729SZelalem Aweke * Store the L0 GPT on Trusted SRAM next to firmware 515c8720729SZelalem Aweke * configuration memory, 4KB aligned. 516c8720729SZelalem Aweke */ 517c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE (PAGE_SIZE) 518c8720729SZelalem Aweke #define ARM_L0_GPT_ADDR_BASE (ARM_FW_CONFIGS_LIMIT) 519c8720729SZelalem Aweke #define ARM_L0_GPT_LIMIT (ARM_L0_GPT_ADDR_BASE + ARM_L0_GPT_SIZE) 520c8720729SZelalem Aweke #else 521c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE U(0) 522c8720729SZelalem Aweke #endif 523c8720729SZelalem Aweke 524b4315306SDan Handley /******************************************************************************* 525b4315306SDan Handley * BL1 specific defines. 526b4315306SDan Handley * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of 527b4315306SDan Handley * addresses. 528b4315306SDan Handley ******************************************************************************/ 529b4315306SDan Handley #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE 530e31fb0faSlaurenw-arm #ifdef PLAT_BL1_RO_LIMIT 531e31fb0faSlaurenw-arm #define BL1_RO_LIMIT PLAT_BL1_RO_LIMIT 532e31fb0faSlaurenw-arm #else 533b4315306SDan Handley #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ 5341eb735d7SRoberto Vargas + (PLAT_ARM_TRUSTED_ROM_SIZE - \ 5351eb735d7SRoberto Vargas PLAT_ARM_MAX_ROMLIB_RO_SIZE)) 536e31fb0faSlaurenw-arm #endif 537e31fb0faSlaurenw-arm 538b4315306SDan Handley /* 539ecf70f7bSVikram Kanigiri * Put BL1 RW at the top of the Trusted SRAM. 540b4315306SDan Handley */ 541b4315306SDan Handley #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ 542b4315306SDan Handley ARM_BL_RAM_SIZE - \ 5431eb735d7SRoberto Vargas (PLAT_ARM_MAX_BL1_RW_SIZE +\ 5441eb735d7SRoberto Vargas PLAT_ARM_MAX_ROMLIB_RW_SIZE)) 5451eb735d7SRoberto Vargas #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \ 5461eb735d7SRoberto Vargas (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE)) 5471eb735d7SRoberto Vargas 5481eb735d7SRoberto Vargas #define ROMLIB_RO_BASE BL1_RO_LIMIT 5491eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE) 5501eb735d7SRoberto Vargas 5511eb735d7SRoberto Vargas #define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE) 5521eb735d7SRoberto Vargas #define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE) 553b4315306SDan Handley 554b4315306SDan Handley /******************************************************************************* 555b4315306SDan Handley * BL2 specific defines. 556b4315306SDan Handley ******************************************************************************/ 557c099cd39SSoby Mathew #if BL2_AT_EL3 55869a131d8SManish V Badarkhe #if ENABLE_PIE 55969a131d8SManish V Badarkhe /* 56069a131d8SManish V Badarkhe * As the BL31 image size appears to be increased when built with the ENABLE_PIE 56169a131d8SManish V Badarkhe * option, set BL2 base address to have enough space for BL31 in Trusted SRAM. 56269a131d8SManish V Badarkhe */ 56369a131d8SManish V Badarkhe #define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \ 56469a131d8SManish V Badarkhe (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \ 56569a131d8SManish V Badarkhe 0x3000) 56669a131d8SManish V Badarkhe #else 56742be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */ 568c099cd39SSoby Mathew #define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \ 56969a131d8SManish V Badarkhe (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \ 57069a131d8SManish V Badarkhe 0x2000) 57169a131d8SManish V Badarkhe #endif /* ENABLE_PIE */ 572c099cd39SSoby Mathew #define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 573c099cd39SSoby Mathew 574c099cd39SSoby Mathew #else 5754518dd9aSDavid Wang /* 5764518dd9aSDavid Wang * Put BL2 just below BL1. 5774518dd9aSDavid Wang */ 5784518dd9aSDavid Wang #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) 5794518dd9aSDavid Wang #define BL2_LIMIT BL1_RW_BASE 5804518dd9aSDavid Wang #endif 581b4315306SDan Handley 582b4315306SDan Handley /******************************************************************************* 583d178637dSJuan Castillo * BL31 specific defines. 584b4315306SDan Handley ******************************************************************************/ 5850c1f197aSMadhukar Pappireddy #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION 5864518dd9aSDavid Wang /* 5874518dd9aSDavid Wang * Put BL31 at the bottom of TZC secured DRAM 5884518dd9aSDavid Wang */ 5894518dd9aSDavid Wang #define BL31_BASE ARM_AP_TZC_DRAM1_BASE 5904518dd9aSDavid Wang #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 5914518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 5920c1f197aSMadhukar Pappireddy /* 5930c1f197aSMadhukar Pappireddy * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM. 5940c1f197aSMadhukar Pappireddy * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten. 5950c1f197aSMadhukar Pappireddy */ 5960c1f197aSMadhukar Pappireddy #if SEPARATE_NOBITS_REGION 5970c1f197aSMadhukar Pappireddy #define BL31_NOBITS_BASE BL2_BASE 5980c1f197aSMadhukar Pappireddy #define BL31_NOBITS_LIMIT BL2_LIMIT 5990c1f197aSMadhukar Pappireddy #endif /* SEPARATE_NOBITS_REGION */ 600fd5763eaSQixiang Xu #elif (RESET_TO_BL31) 601133a5c68SManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/ 602133a5c68SManish Pandey # if !ENABLE_PIE 603133a5c68SManish Pandey # error "BL31 must be a PIE if RESET_TO_BL31=1." 604133a5c68SManish Pandey #endif 605fd5763eaSQixiang Xu /* 60655cf015cSSoby Mathew * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely 607d4580d17SSoby Mathew * used for building BL31 and not used for loading BL31. 608fd5763eaSQixiang Xu */ 60955cf015cSSoby Mathew # define BL31_BASE 0x0 61055cf015cSSoby Mathew # define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE 6114518dd9aSDavid Wang #else 612c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/ 613c099cd39SSoby Mathew #define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 614c099cd39SSoby Mathew - PLAT_ARM_MAX_BL31_SIZE) 615c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT BL2_BASE 61642be6fc5SDimitris Papastamos /* 61742be6fc5SDimitris Papastamos * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is 61842be6fc5SDimitris Papastamos * because in the BL2_AT_EL3 configuration, BL2 is always resident. 61942be6fc5SDimitris Papastamos */ 62042be6fc5SDimitris Papastamos #if BL2_AT_EL3 62142be6fc5SDimitris Papastamos #define BL31_LIMIT BL2_BASE 62242be6fc5SDimitris Papastamos #else 623b4315306SDan Handley #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 6244518dd9aSDavid Wang #endif 62542be6fc5SDimitris Papastamos #endif 626b4315306SDan Handley 627c8720729SZelalem Aweke /****************************************************************************** 628c8720729SZelalem Aweke * RMM specific defines 629c8720729SZelalem Aweke *****************************************************************************/ 630c8720729SZelalem Aweke #if ENABLE_RME 631c8720729SZelalem Aweke #define RMM_BASE (ARM_REALM_BASE) 632c8720729SZelalem Aweke #define RMM_LIMIT (RMM_BASE + ARM_REALM_SIZE) 6338c980a4aSJavier Almansa Sobrino #define RMM_SHARED_BASE (ARM_EL3_RMM_SHARED_BASE) 6348c980a4aSJavier Almansa Sobrino #define RMM_SHARED_SIZE (ARM_EL3_RMM_SHARED_SIZE) 635c8720729SZelalem Aweke #endif 636c8720729SZelalem Aweke 637402b3cf8SJulius Werner #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME 638b4315306SDan Handley /******************************************************************************* 6395744e874SSoby Mathew * BL32 specific defines for EL3 runtime in AArch32 mode 6405744e874SSoby Mathew ******************************************************************************/ 6415744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME 6427285fd5fSManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/ 6437285fd5fSManish Pandey # if !ENABLE_PIE 6447285fd5fSManish Pandey # error "BL32 must be a PIE if RESET_TO_SP_MIN=1." 6457285fd5fSManish Pandey #endif 646c099cd39SSoby Mathew /* 6477285fd5fSManish Pandey * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely 6487285fd5fSManish Pandey * used for building BL32 and not used for loading BL32. 649c099cd39SSoby Mathew */ 6507285fd5fSManish Pandey # define BL32_BASE 0x0 6517285fd5fSManish Pandey # define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE 6525744e874SSoby Mathew # else 653c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/ 654c099cd39SSoby Mathew # define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 655c099cd39SSoby Mathew - PLAT_ARM_MAX_BL32_SIZE) 656c099cd39SSoby Mathew # define BL32_PROGBITS_LIMIT BL2_BASE 6575744e874SSoby Mathew # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 6585744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */ 6595744e874SSoby Mathew 6605744e874SSoby Mathew #else 6615744e874SSoby Mathew /******************************************************************************* 6625744e874SSoby Mathew * BL32 specific defines for EL3 runtime in AArch64 mode 663b4315306SDan Handley ******************************************************************************/ 664b4315306SDan Handley /* 665b4315306SDan Handley * On ARM standard platforms, the TSP can execute from Trusted SRAM, 666b4315306SDan Handley * Trusted DRAM (if available) or the DRAM region secured by the TrustZone 667b4315306SDan Handley * controller. 668b4315306SDan Handley */ 6692d65ea19SMarc Bonnici # if SPM_MM || SPMC_AT_EL3 670e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 671e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) 672e29efeb1SAntonio Nino Diaz # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 673e29efeb1SAntonio Nino Diaz # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 674e29efeb1SAntonio Nino Diaz ARM_AP_TZC_DRAM1_SIZE) 67564758c97SAchin Gupta # elif defined(SPD_spmd) 67664758c97SAchin Gupta # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 67764758c97SAchin Gupta # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) 678d32113c7SArunachalam Ganapathy # define BL32_BASE PLAT_ARM_SPMC_BASE 679d32113c7SArunachalam Ganapathy # define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \ 680d32113c7SArunachalam Ganapathy PLAT_ARM_SPMC_SIZE) 681e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM 6824518dd9aSDavid Wang # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ 6834518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 6844518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ 6854518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 6864518dd9aSDavid Wang # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ 6874518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 6884518dd9aSDavid Wang # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 6894518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) 6904518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID 691b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE 692b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE 693c099cd39SSoby Mathew # define TSP_PROGBITS_LIMIT BL31_BASE 69404e06973SManish V Badarkhe # define BL32_BASE ARM_FW_CONFIGS_LIMIT 695b4315306SDan Handley # define BL32_LIMIT BL31_BASE 696b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID 697b4315306SDan Handley # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE 698b4315306SDan Handley # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE 699b4315306SDan Handley # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE 700b4315306SDan Handley # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ 701f21c6321SAntonio Nino Diaz + (UL(1) << 21)) 702b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID 703b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE 704b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE 705b4315306SDan Handley # define BL32_BASE ARM_AP_TZC_DRAM1_BASE 706b4315306SDan Handley # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 707b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE) 708b4315306SDan Handley # else 709b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" 710b4315306SDan Handley # endif 711402b3cf8SJulius Werner #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */ 712b4315306SDan Handley 713e29efeb1SAntonio Nino Diaz /* 714e29efeb1SAntonio Nino Diaz * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no 7152d65ea19SMarc Bonnici * SPD and no SPM-MM and no SPMC-AT-EL3, as they are the only ones that can be 7162d65ea19SMarc Bonnici * used as BL32. 717e29efeb1SAntonio Nino Diaz */ 718402b3cf8SJulius Werner #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME 7192d65ea19SMarc Bonnici # if defined(SPD_none) && !SPM_MM && !SPMC_AT_EL3 72081d139d5SAntonio Nino Diaz # undef BL32_BASE 7212d65ea19SMarc Bonnici # endif /* defined(SPD_none) && !SPM_MM || !SPMC_AT_EL3 */ 722402b3cf8SJulius Werner #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */ 72381d139d5SAntonio Nino Diaz 724436223deSYatharth Kochar /******************************************************************************* 725436223deSYatharth Kochar * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. 726436223deSYatharth Kochar ******************************************************************************/ 727436223deSYatharth Kochar #define BL2U_BASE BL2_BASE 7285744e874SSoby Mathew #define BL2U_LIMIT BL2_LIMIT 7295744e874SSoby Mathew 730436223deSYatharth Kochar #define NS_BL2U_BASE ARM_NS_DRAM1_BASE 731f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000)) 732436223deSYatharth Kochar 733b4315306SDan Handley /* 734b4315306SDan Handley * ID of the secure physical generic timer interrupt used by the TSP. 735b4315306SDan Handley */ 736b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 737b4315306SDan Handley 738b4315306SDan Handley 739e25e6f41SVikram Kanigiri /* 740e25e6f41SVikram Kanigiri * One cache line needed for bakery locks on ARM platforms 741e25e6f41SVikram Kanigiri */ 742e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) 743e25e6f41SVikram Kanigiri 7440bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */ 7450b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI 0x10 7460bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI 0x60 7470bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI 0x70 7480bef0edfSJeenu Viswambharan 7490bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */ 750262aceaaSSandeep Tripathy #define PLAT_PRI_BITS 3 751e25e6f41SVikram Kanigiri 7520baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */ 7530baec2abSJeenu Viswambharan #define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0 7540baec2abSJeenu Viswambharan 755cbf9e84aSBalint Dobszay #if SDEI_IN_FCONF 756cbf9e84aSBalint Dobszay /* ARM SDEI dynamic private event max count */ 757cbf9e84aSBalint Dobszay #define ARM_SDEI_DP_EVENT_MAX_CNT 3 758cbf9e84aSBalint Dobszay 759cbf9e84aSBalint Dobszay /* ARM SDEI dynamic shared event max count */ 760cbf9e84aSBalint Dobszay #define ARM_SDEI_DS_EVENT_MAX_CNT 3 761cbf9e84aSBalint Dobszay #else 7620baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */ 7630baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0 1000 7640baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1 1001 7650baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2 1002 7660baec2abSJeenu Viswambharan 7670baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */ 7680baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0 2000 7690baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1 2001 7700baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2 2002 7710baec2abSJeenu Viswambharan 7727bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \ 7737bdf0c1fSJeenu Viswambharan SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \ 7747bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 7757bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 7767bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) 7777bdf0c1fSJeenu Viswambharan 7787bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \ 7797bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 7807bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 7817bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) 782cbf9e84aSBalint Dobszay #endif /* SDEI_IN_FCONF */ 7837bdf0c1fSJeenu Viswambharan 7841083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */ 785