1b4315306SDan Handley /* 2eab1ed54SRakshit Goyal * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H 71083b2b3SAntonio Nino Diaz #define ARM_DEF_H 8b4315306SDan Handley 909d40e0eSAntonio Nino Diaz #include <arch.h> 1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h> 1109d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 150f0fd499SRohit Mathew #include <plat/arm/board/common/rotpk/rotpk_def.h> 1653adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h> 1709d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h> 18b4315306SDan Handley 19b4315306SDan Handley /****************************************************************************** 20b4315306SDan Handley * Definitions common to all ARM standard platforms 21b4315306SDan Handley *****************************************************************************/ 22b4315306SDan Handley 23d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */ 24f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978) 25b4315306SDan Handley 265b33ad17SDeepika Bhavnani #define ARM_SYSTEM_COUNT U(1) 27b4315306SDan Handley 28b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT 6 29b4315306SDan Handley 3038dce70fSSoby Mathew /* 3138dce70fSSoby Mathew * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The 3238dce70fSSoby Mathew * power levels have a 1:1 mapping with the MPIDR affinity levels. 3338dce70fSSoby Mathew */ 3438dce70fSSoby Mathew #define ARM_PWR_LVL0 MPIDR_AFFLVL0 3538dce70fSSoby Mathew #define ARM_PWR_LVL1 MPIDR_AFFLVL1 365f3a6030SSoby Mathew #define ARM_PWR_LVL2 MPIDR_AFFLVL2 370e27faf4SChandni Cherukuri #define ARM_PWR_LVL3 MPIDR_AFFLVL3 3838dce70fSSoby Mathew 3938dce70fSSoby Mathew /* 4038dce70fSSoby Mathew * Macros for local power states in ARM platforms encoded by State-ID field 4138dce70fSSoby Mathew * within the power-state parameter. 4238dce70fSSoby Mathew */ 4338dce70fSSoby Mathew /* Local power state for power domains in Run state. */ 441083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN U(0) 4538dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */ 461083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET U(1) 4738dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power 4838dce70fSSoby Mathew domains */ 491083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF U(2) 5038dce70fSSoby Mathew 51b4315306SDan Handley /* Memory location options for TSP */ 52b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID 0 53b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID 1 54b4315306SDan Handley #define ARM_DRAM_ID 2 55b4315306SDan Handley 565fb061e7SGary Morrison #ifdef PLAT_ARM_TRUSTED_SRAM_BASE 5703b201c0Slaurenw-arm #define ARM_TRUSTED_SRAM_BASE PLAT_ARM_TRUSTED_SRAM_BASE 5803b201c0Slaurenw-arm #else 59af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE UL(0x04000000) 605fb061e7SGary Morrison #endif /* PLAT_ARM_TRUSTED_SRAM_BASE */ 6103b201c0Slaurenw-arm 62b4315306SDan Handley #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE 63af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ 64b4315306SDan Handley 65b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */ 66b4315306SDan Handley #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ 67b4315306SDan Handley ARM_SHARED_RAM_SIZE) 68b4315306SDan Handley #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 69b4315306SDan Handley ARM_SHARED_RAM_SIZE) 70b4315306SDan Handley 71b4315306SDan Handley /* 72c8720729SZelalem Aweke * The top 16MB (or 64MB if RME is enabled) of DRAM1 is configured as 73c8720729SZelalem Aweke * follows: 74b4315306SDan Handley * - SCP TZC DRAM: If present, DRAM reserved for SCP use 75c8720729SZelalem Aweke * - L1 GPT DRAM: Reserved for L1 GPT if RME is enabled 76c8720729SZelalem Aweke * - REALM DRAM: Reserved for Realm world if RME is enabled 778c980a4aSJavier Almansa Sobrino * - TF-A <-> RMM SHARED: Area shared for communication between TF-A and RMM 786b2e961fSManish V Badarkhe * - Event Log: Area for Event Log if MEASURED_BOOT feature is enabled 79b4315306SDan Handley * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use 80c8720729SZelalem Aweke * 81c8720729SZelalem Aweke * RME enabled(64MB) RME not enabled(16MB) 82c8720729SZelalem Aweke * -------------------- ------------------- 83c8720729SZelalem Aweke * | | | | 84c8720729SZelalem Aweke * | AP TZC (~28MB) | | AP TZC (~14MB) | 85c8720729SZelalem Aweke * -------------------- ------------------- 866b2e961fSManish V Badarkhe * | Event Log | | Event Log | 876b2e961fSManish V Badarkhe * | (4KB) | | (4KB) | 886b2e961fSManish V Badarkhe * -------------------- ------------------- 896b2e961fSManish V Badarkhe * | REALM (RMM) | | | 906b2e961fSManish V Badarkhe * | (32MB - 4KB) | | EL3 TZC (2MB) | 916b2e961fSManish V Badarkhe * -------------------- ------------------- 92c8720729SZelalem Aweke * | | | | 936b2e961fSManish V Badarkhe * | TF-A <-> RMM | | SCP TZC | 946b2e961fSManish V Badarkhe * | SHARED (4KB) | 0xFFFF_FFFF------------------- 958c980a4aSJavier Almansa Sobrino * -------------------- 968c980a4aSJavier Almansa Sobrino * | | 978c980a4aSJavier Almansa Sobrino * | EL3 TZC (3MB) | 988c980a4aSJavier Almansa Sobrino * -------------------- 99c8720729SZelalem Aweke * | L1 GPT + SCP TZC | 100c8720729SZelalem Aweke * | (~1MB) | 101c8720729SZelalem Aweke * 0xFFFF_FFFF -------------------- 102b4315306SDan Handley */ 103c8720729SZelalem Aweke #if ENABLE_RME 104c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE UL(0x04000000) /* 64MB */ 105c8720729SZelalem Aweke /* 106c8720729SZelalem Aweke * Define a region within the TZC secured DRAM for use by EL3 runtime 107c8720729SZelalem Aweke * firmware. This region is meant to be NOLOAD and will not be zero 108da04341eSChris Kay * initialized. Data sections with the attribute `.arm_el3_tzc_dram` will be 109c8720729SZelalem Aweke * placed here. 3MB region is reserved if RME is enabled, 2MB otherwise. 110c8720729SZelalem Aweke */ 111c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00300000) /* 3MB */ 112665a8fdfSAlexeiFedorov /* 8 x 128KB L1 pages (GPCCR_PPS_64GB, GPCCR_PGS_4K) */ 113c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE UL(0x00100000) /* 1MB */ 1148c980a4aSJavier Almansa Sobrino /* 32MB - ARM_EL3_RMM_SHARED_SIZE */ 1158c980a4aSJavier Almansa Sobrino #define ARM_REALM_SIZE (UL(0x02000000) - \ 1168c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE) 1178c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_SIZE (PAGE_SIZE) /* 4KB */ 118c8720729SZelalem Aweke #else 119c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE UL(0x01000000) /* 16MB */ 120c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2MB */ 121c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE UL(0) 122c8720729SZelalem Aweke #define ARM_REALM_SIZE UL(0) 1238c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_SIZE UL(0) 124c8720729SZelalem Aweke #endif /* ENABLE_RME */ 125b4315306SDan Handley 126b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 127b4315306SDan Handley ARM_DRAM1_SIZE - \ 128c8720729SZelalem Aweke (ARM_SCP_TZC_DRAM1_SIZE + \ 129c8720729SZelalem Aweke ARM_L1_GPT_SIZE)) 130b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE 131b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ 1327b4e1fbbSAlexei Fedorov ARM_SCP_TZC_DRAM1_SIZE - 1U) 1336b2e961fSManish V Badarkhe 1346b2e961fSManish V Badarkhe # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \ 1356b2e961fSManish V Badarkhe MEASURED_BOOT 1366b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_SIZE UL(0x00001000) /* 4KB */ 1376b2e961fSManish V Badarkhe 1386b2e961fSManish V Badarkhe #if ENABLE_RME 1396b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_BASE (ARM_REALM_BASE - \ 1406b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE) 1416b2e961fSManish V Badarkhe #else 1426b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_BASE (ARM_EL3_TZC_DRAM1_BASE - \ 1436b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE) 1446b2e961fSManish V Badarkhe #endif /* ENABLE_RME */ 1456b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_END (ARM_EVENT_LOG_DRAM1_BASE + \ 1466b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE - \ 1476b2e961fSManish V Badarkhe 1U) 1486b2e961fSManish V Badarkhe #else 1496b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_SIZE UL(0) 1506b2e961fSManish V Badarkhe #endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */ 1516b2e961fSManish V Badarkhe 152c8720729SZelalem Aweke #if ENABLE_RME 1531e7545acSRohit Mathew #define ARM_L1_GPT_BASE (ARM_DRAM1_BASE + \ 154c8720729SZelalem Aweke ARM_DRAM1_SIZE - \ 155c8720729SZelalem Aweke ARM_L1_GPT_SIZE) 1561e7545acSRohit Mathew #define ARM_L1_GPT_END (ARM_L1_GPT_BASE + \ 157c8720729SZelalem Aweke ARM_L1_GPT_SIZE - 1U) 158b4315306SDan Handley 1598c980a4aSJavier Almansa Sobrino #define ARM_REALM_BASE (ARM_EL3_RMM_SHARED_BASE - \ 1608c980a4aSJavier Almansa Sobrino ARM_REALM_SIZE) 1618c980a4aSJavier Almansa Sobrino 1628c980a4aSJavier Almansa Sobrino #define ARM_REALM_END (ARM_REALM_BASE + ARM_REALM_SIZE - 1U) 1638c980a4aSJavier Almansa Sobrino 1648c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_BASE (ARM_DRAM1_BASE + \ 165c8720729SZelalem Aweke ARM_DRAM1_SIZE - \ 166c8720729SZelalem Aweke (ARM_SCP_TZC_DRAM1_SIZE + \ 1678c980a4aSJavier Almansa Sobrino ARM_L1_GPT_SIZE + \ 1688c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE + \ 1698c980a4aSJavier Almansa Sobrino ARM_EL3_TZC_DRAM1_SIZE)) 1708c980a4aSJavier Almansa Sobrino 1718c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_END (ARM_EL3_RMM_SHARED_BASE + \ 1728c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE - 1U) 173c8720729SZelalem Aweke #endif /* ENABLE_RME */ 174c8720729SZelalem Aweke 175c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - \ 176c8720729SZelalem Aweke ARM_EL3_TZC_DRAM1_SIZE) 177a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \ 1787b4e1fbbSAlexei Fedorov ARM_EL3_TZC_DRAM1_SIZE - 1U) 179a22dffc6SSoby Mathew 180b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 181b4315306SDan Handley ARM_DRAM1_SIZE - \ 182b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 183b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ 184a22dffc6SSoby Mathew (ARM_SCP_TZC_DRAM1_SIZE + \ 185c8720729SZelalem Aweke ARM_EL3_TZC_DRAM1_SIZE + \ 1868c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE + \ 187c8720729SZelalem Aweke ARM_REALM_SIZE + \ 1886b2e961fSManish V Badarkhe ARM_L1_GPT_SIZE + \ 1896b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE)) 1906b2e961fSManish V Badarkhe 191b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ 1927b4e1fbbSAlexei Fedorov ARM_AP_TZC_DRAM1_SIZE - 1U) 193b4315306SDan Handley 194e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */ 195e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE 196e60f2af9SSoby Mathew 19754661cd2SSummer Qin #ifdef SPD_opteed 19854661cd2SSummer Qin /* 19904f72baeSJens Wiklander * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to 20004f72baeSJens Wiklander * load/authenticate the trusted os extra image. The first 512KB of 20104f72baeSJens Wiklander * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading 20204f72baeSJens Wiklander * for OPTEE is paged image which only include the paging part using 20304f72baeSJens Wiklander * virtual memory but without "init" data. OPTEE will copy the "init" data 20404f72baeSJens Wiklander * (from pager image) to the first 512KB of TZC_DRAM, and then copy the 20504f72baeSJens Wiklander * extra image behind the "init" data. 20654661cd2SSummer Qin */ 20704f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ 20804f72baeSJens Wiklander ARM_AP_TZC_DRAM1_SIZE - \ 20904f72baeSJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_SIZE) 210af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000) 21154661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ 21254661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_BASE, \ 21354661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ 21454661cd2SSummer Qin MT_MEMORY | MT_RW | MT_SECURE) 215b3ba6fdaSSoby Mathew 216b3ba6fdaSSoby Mathew /* 217b3ba6fdaSSoby Mathew * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging 218b3ba6fdaSSoby Mathew * support is enabled). 219b3ba6fdaSSoby Mathew */ 220b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ 221b3ba6fdaSSoby Mathew BL32_BASE, \ 222b3ba6fdaSSoby Mathew BL32_LIMIT - BL32_BASE, \ 223b3ba6fdaSSoby Mathew MT_MEMORY | MT_RW | MT_SECURE) 22454661cd2SSummer Qin #endif /* SPD_opteed */ 225b4315306SDan Handley 226b4315306SDan Handley #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE 227b4315306SDan Handley #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ 228b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 2298c980a4aSJavier Almansa Sobrino 230b4315306SDan Handley #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ 2317b4e1fbbSAlexei Fedorov ARM_NS_DRAM1_SIZE - 1U) 2325fb061e7SGary Morrison #ifdef PLAT_ARM_DRAM1_BASE 23303b201c0Slaurenw-arm #define ARM_DRAM1_BASE PLAT_ARM_DRAM1_BASE 23403b201c0Slaurenw-arm #else 2353d449de0SSandrine Bailleux #define ARM_DRAM1_BASE ULL(0x80000000) 2365fb061e7SGary Morrison #endif /* PLAT_ARM_DRAM1_BASE */ 23703b201c0Slaurenw-arm 2383d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE ULL(0x80000000) 239b4315306SDan Handley #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ 2407b4e1fbbSAlexei Fedorov ARM_DRAM1_SIZE - 1U) 241b4315306SDan Handley 2426bb6015fSSami Mujawar #define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE 243b4315306SDan Handley #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE 244b4315306SDan Handley #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ 2457b4e1fbbSAlexei Fedorov ARM_DRAM2_SIZE - 1U) 246a97bfa5fSAlexeiFedorov /* Number of DRAM banks */ 24782685904SAlexeiFedorov #define ARM_DRAM_NUM_BANKS 2UL 248b4315306SDan Handley 249*bef44f60SAlexeiFedorov /* Number of PCIe memory regions */ 250*bef44f60SAlexeiFedorov #define ARM_PCI_NUM_REGIONS 2UL 251*bef44f60SAlexeiFedorov 252b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER 29 253b4315306SDan Handley 254b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0 8 255b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1 9 256b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2 10 257b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3 11 258b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4 12 259b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5 13 260b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6 14 261b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7 15 262b4315306SDan Handley 26327573c59SAchin Gupta /* 264b2c363b1SJeenu Viswambharan * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 265b2c363b1SJeenu Viswambharan * terminology. On a GICv2 system or mode, the lists will be merged and treated 266b2c363b1SJeenu Viswambharan * as Group 0 interrupts. 267b2c363b1SJeenu Viswambharan */ 268b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \ 269fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 270b2c363b1SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 271fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 272b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 273fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 274b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 275fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 276b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 277fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 278b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 279fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 280b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 281fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 282b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE) 283b2c363b1SJeenu Viswambharan 284b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \ 285fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \ 286b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 287fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 288b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE) 289b2c363b1SJeenu Viswambharan 290b4315306SDan Handley #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ 291b4315306SDan Handley ARM_SHARED_RAM_BASE, \ 292b4315306SDan Handley ARM_SHARED_RAM_SIZE, \ 2934bb72c47SZelalem Aweke MT_DEVICE | MT_RW | EL3_PAS) 294b4315306SDan Handley 295b4315306SDan Handley #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ 296b4315306SDan Handley ARM_NS_DRAM1_BASE, \ 297b4315306SDan Handley ARM_NS_DRAM1_SIZE, \ 298b4315306SDan Handley MT_MEMORY | MT_RW | MT_NS) 299b4315306SDan Handley 300b09ba056SRoberto Vargas #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ 301b09ba056SRoberto Vargas ARM_DRAM2_BASE, \ 302b09ba056SRoberto Vargas ARM_DRAM2_SIZE, \ 303b09ba056SRoberto Vargas MT_MEMORY | MT_RW | MT_NS) 304b09ba056SRoberto Vargas 305b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ 306b4315306SDan Handley TSP_SEC_MEM_BASE, \ 307b4315306SDan Handley TSP_SEC_MEM_SIZE, \ 308b4315306SDan Handley MT_MEMORY | MT_RW | MT_SECURE) 309b4315306SDan Handley 3104518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 3114518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ 3124518dd9aSDavid Wang BL31_BASE, \ 3134518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE, \ 3144518dd9aSDavid Wang MT_MEMORY | MT_RW | MT_SECURE) 3154518dd9aSDavid Wang #endif 316b4315306SDan Handley 317a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \ 318a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_BASE, \ 319a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_SIZE, \ 3204bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 321a22dffc6SSoby Mathew 32264758c97SAchin Gupta #define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \ 32364758c97SAchin Gupta PLAT_ARM_TRUSTED_DRAM_BASE, \ 32464758c97SAchin Gupta PLAT_ARM_TRUSTED_DRAM_SIZE, \ 32564758c97SAchin Gupta MT_MEMORY | MT_RW | MT_SECURE) 32664758c97SAchin Gupta 3276b2e961fSManish V Badarkhe # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \ 3286b2e961fSManish V Badarkhe MEASURED_BOOT 3296b2e961fSManish V Badarkhe #define ARM_MAP_EVENT_LOG_DRAM1 \ 3306b2e961fSManish V Badarkhe MAP_REGION_FLAT( \ 3316b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_BASE, \ 3326b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE, \ 3336b2e961fSManish V Badarkhe MT_MEMORY | MT_RW | MT_SECURE) 3346b2e961fSManish V Badarkhe #endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */ 3356b2e961fSManish V Badarkhe 336c8720729SZelalem Aweke #if ENABLE_RME 337e516ba6dSSoby Mathew /* 338e516ba6dSSoby Mathew * We add the EL3_RMM_SHARED size to RMM mapping to map the region as a block. 339e516ba6dSSoby Mathew * Else we end up requiring more pagetables in BL2 for ROMLIB build. 340e516ba6dSSoby Mathew */ 341c8720729SZelalem Aweke #define ARM_MAP_RMM_DRAM MAP_REGION_FLAT( \ 342c8720729SZelalem Aweke PLAT_ARM_RMM_BASE, \ 343e516ba6dSSoby Mathew (PLAT_ARM_RMM_SIZE + \ 344e516ba6dSSoby Mathew ARM_EL3_RMM_SHARED_SIZE), \ 345c8720729SZelalem Aweke MT_MEMORY | MT_RW | MT_REALM) 346c8720729SZelalem Aweke 347c8720729SZelalem Aweke 348c8720729SZelalem Aweke #define ARM_MAP_GPT_L1_DRAM MAP_REGION_FLAT( \ 3491e7545acSRohit Mathew ARM_L1_GPT_BASE, \ 350c8720729SZelalem Aweke ARM_L1_GPT_SIZE, \ 351c8720729SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 352c8720729SZelalem Aweke 3538c980a4aSJavier Almansa Sobrino #define ARM_MAP_EL3_RMM_SHARED_MEM \ 3548c980a4aSJavier Almansa Sobrino MAP_REGION_FLAT( \ 3558c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_BASE, \ 3568c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE, \ 3578c980a4aSJavier Almansa Sobrino MT_MEMORY | MT_RW | MT_REALM) 3588c980a4aSJavier Almansa Sobrino 359c8720729SZelalem Aweke #endif /* ENABLE_RME */ 36064758c97SAchin Gupta 3612ecaafd2SDaniel Boulby /* 362ba597da7SJohn Tsichritzis * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to 363ba597da7SJohn Tsichritzis * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides 364ba597da7SJohn Tsichritzis * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order 365ba597da7SJohn Tsichritzis * to be able to access the heap. 366ba597da7SJohn Tsichritzis */ 367ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW MAP_REGION_FLAT( \ 368ba597da7SJohn Tsichritzis BL1_RW_BASE, \ 369ba597da7SJohn Tsichritzis BL1_RW_LIMIT - BL1_RW_BASE, \ 3704bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 371ba597da7SJohn Tsichritzis 372ba597da7SJohn Tsichritzis /* 3732ecaafd2SDaniel Boulby * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section 3742ecaafd2SDaniel Boulby * otherwise one region is defined containing both. 3752ecaafd2SDaniel Boulby */ 376d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA 3772ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 378d323af9eSDaniel Boulby BL_CODE_BASE, \ 379d323af9eSDaniel Boulby BL_CODE_END - BL_CODE_BASE, \ 3804bb72c47SZelalem Aweke MT_CODE | EL3_PAS), \ 3812ecaafd2SDaniel Boulby MAP_REGION_FLAT( \ 382d323af9eSDaniel Boulby BL_RO_DATA_BASE, \ 383d323af9eSDaniel Boulby BL_RO_DATA_END \ 384d323af9eSDaniel Boulby - BL_RO_DATA_BASE, \ 3854bb72c47SZelalem Aweke MT_RO_DATA | EL3_PAS) 3862ecaafd2SDaniel Boulby #else 3872ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 3882ecaafd2SDaniel Boulby BL_CODE_BASE, \ 3892ecaafd2SDaniel Boulby BL_CODE_END - BL_CODE_BASE, \ 3904bb72c47SZelalem Aweke MT_CODE | EL3_PAS) 391d323af9eSDaniel Boulby #endif 392d323af9eSDaniel Boulby #if USE_COHERENT_MEM 393d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \ 394d323af9eSDaniel Boulby BL_COHERENT_RAM_BASE, \ 395d323af9eSDaniel Boulby BL_COHERENT_RAM_END \ 396d323af9eSDaniel Boulby - BL_COHERENT_RAM_BASE, \ 3974bb72c47SZelalem Aweke MT_DEVICE | MT_RW | EL3_PAS) 398d323af9eSDaniel Boulby #endif 3991eb735d7SRoberto Vargas #if USE_ROMLIB 4001eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \ 4011eb735d7SRoberto Vargas ROMLIB_RO_BASE, \ 4021eb735d7SRoberto Vargas ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\ 4034bb72c47SZelalem Aweke MT_CODE | EL3_PAS) 4041eb735d7SRoberto Vargas 4051eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \ 4061eb735d7SRoberto Vargas ROMLIB_RW_BASE, \ 4071eb735d7SRoberto Vargas ROMLIB_RW_END - ROMLIB_RW_BASE,\ 4084bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 4091eb735d7SRoberto Vargas #endif 410d323af9eSDaniel Boulby 411b4315306SDan Handley /* 4120f58d4f2SAntonio Nino Diaz * Map mem_protect flash region with read and write permissions 4130f58d4f2SAntonio Nino Diaz */ 4140f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \ 4150f58d4f2SAntonio Nino Diaz V2M_FLASH_BLOCK_SIZE, \ 4160f58d4f2SAntonio Nino Diaz MT_DEVICE | MT_RW | MT_SECURE) 4179c11ed7eSHarrison Mutai 4189c11ed7eSHarrison Mutai #if !TRANSFER_LIST 419a07c101aSManish V Badarkhe /* 420a07c101aSManish V Badarkhe * Map the region for device tree configuration with read and write permissions 421a07c101aSManish V Badarkhe */ 422a07c101aSManish V Badarkhe #define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \ 423a07c101aSManish V Badarkhe (ARM_FW_CONFIGS_LIMIT \ 424a07c101aSManish V Badarkhe - ARM_BL_RAM_BASE), \ 4254bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 4269c11ed7eSHarrison Mutai #endif 4279c11ed7eSHarrison Mutai 428c8720729SZelalem Aweke /* 429c8720729SZelalem Aweke * Map L0_GPT with read and write permissions 430c8720729SZelalem Aweke */ 431c8720729SZelalem Aweke #if ENABLE_RME 4321e7545acSRohit Mathew #define ARM_MAP_L0_GPT_REGION MAP_REGION_FLAT(ARM_L0_GPT_BASE, \ 433c8720729SZelalem Aweke ARM_L0_GPT_SIZE, \ 434c8720729SZelalem Aweke MT_MEMORY | MT_RW | MT_ROOT) 435c8720729SZelalem Aweke #endif 4360f58d4f2SAntonio Nino Diaz 4370f58d4f2SAntonio Nino Diaz /* 4382ecaafd2SDaniel Boulby * The max number of regions like RO(code), coherent and data required by 439b4315306SDan Handley * different BL stages which need to be mapped in the MMU. 440b4315306SDan Handley */ 441dcb19591SManish V Badarkhe #define ARM_BL_REGIONS 7 442b4315306SDan Handley 443b4315306SDan Handley #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ 444b4315306SDan Handley ARM_BL_REGIONS) 445b4315306SDan Handley 446b4315306SDan Handley /* Memory mapped Generic timer interfaces */ 4475fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTCTL_BASE 4485fb061e7SGary Morrison #define ARM_SYS_CNTCTL_BASE PLAT_ARM_SYS_CNTCTL_BASE 4495fb061e7SGary Morrison #else 450af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE UL(0x2a430000) 4515fb061e7SGary Morrison #endif 4525fb061e7SGary Morrison 4535fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTREAD_BASE 4545fb061e7SGary Morrison #define ARM_SYS_CNTREAD_BASE PLAT_ARM_SYS_CNTREAD_BASE 4555fb061e7SGary Morrison #else 456af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE UL(0x2a800000) 4575fb061e7SGary Morrison #endif 4585fb061e7SGary Morrison 4595fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_TIMCTL_BASE 4605fb061e7SGary Morrison #define ARM_SYS_TIMCTL_BASE PLAT_ARM_SYS_TIMCTL_BASE 4615fb061e7SGary Morrison #else 462af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE UL(0x2a810000) 4635fb061e7SGary Morrison #endif 4645fb061e7SGary Morrison 4655fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_S 4665fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_S PLAT_ARM_SYS_CNT_BASE_S 4675fb061e7SGary Morrison #else 468af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S UL(0x2a820000) 4695fb061e7SGary Morrison #endif 4705fb061e7SGary Morrison 4715fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_NS 4725fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_NS PLAT_ARM_SYS_CNT_BASE_NS 4735fb061e7SGary Morrison #else 474af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS UL(0x2a830000) 4755fb061e7SGary Morrison #endif 476b4315306SDan Handley 477b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE 115200 478b4315306SDan Handley 4797b4c1405SJuan Castillo /* Trusted Watchdog constants */ 4805fb061e7SGary Morrison #ifdef PLAT_ARM_SP805_TWDG_BASE 4815fb061e7SGary Morrison #define ARM_SP805_TWDG_BASE PLAT_ARM_SP805_TWDG_BASE 4825fb061e7SGary Morrison #else 483af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE UL(0x2a490000) 4845fb061e7SGary Morrison #endif 4857b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ 32768 4867b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 4877b4c1405SJuan Castillo * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ 4887b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC 128 4897b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ 4907b4c1405SJuan Castillo ARM_TWDG_TIMEOUT_SEC) 4917b4c1405SJuan Castillo 492b4315306SDan Handley /****************************************************************************** 493b4315306SDan Handley * Required platform porting definitions common to all ARM standard platforms 494b4315306SDan Handley *****************************************************************************/ 495b4315306SDan Handley 496b09ba056SRoberto Vargas /* 49738dce70fSSoby Mathew * This macro defines the deepest retention state possible. A higher state 49838dce70fSSoby Mathew * id will represent an invalid or a power down state. 49938dce70fSSoby Mathew */ 50038dce70fSSoby Mathew #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET 50138dce70fSSoby Mathew 50238dce70fSSoby Mathew /* 50338dce70fSSoby Mathew * This macro defines the deepest power down states possible. Any state ID 50438dce70fSSoby Mathew * higher than this is invalid. 50538dce70fSSoby Mathew */ 50638dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF 50738dce70fSSoby Mathew 508b4315306SDan Handley /* 509b4315306SDan Handley * Some data must be aligned on the biggest cache line size in the platform. 510b4315306SDan Handley * This is known only to the platform as it might have a combination of 511b4315306SDan Handley * integrated and external caches. 512b4315306SDan Handley */ 513af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT) 514b4315306SDan Handley 5159c11ed7eSHarrison Mutai /* Define memory configuration for trusted boot device tree files. */ 5169c11ed7eSHarrison Mutai #ifdef PLAT_ARM_TB_FW_CONFIG_SIZE 5179c11ed7eSHarrison Mutai #define ARM_TB_FW_CONFIG_MAX_SIZE PLAT_ARM_TB_FW_CONFIG_SIZE 5189c11ed7eSHarrison Mutai #else 5199c11ed7eSHarrison Mutai #define ARM_TB_FW_CONFIG_MAX_SIZE U(0x400) 5209c11ed7eSHarrison Mutai #endif 5219c11ed7eSHarrison Mutai 5229c11ed7eSHarrison Mutai #if !TRANSFER_LIST 523c228956aSSoby Mathew /* 52404e06973SManish V Badarkhe * To enable FW_CONFIG to be loaded by BL1, define the corresponding base 525c228956aSSoby Mathew * and limit. Leave enough space of BL2 meminfo. 526c228956aSSoby Mathew */ 52704e06973SManish V Badarkhe #define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t)) 5282a0ef943SManish V Badarkhe #define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \ 5292a0ef943SManish V Badarkhe + (PAGE_SIZE / 2U)) 5305b8d50e4SSathees Balya 5315b8d50e4SSathees Balya /* 5325b8d50e4SSathees Balya * Boot parameters passed from BL2 to BL31/BL32 are stored here 5335b8d50e4SSathees Balya */ 5342a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT) 5352a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \ 5362a0ef943SManish V Badarkhe + (PAGE_SIZE / 2U)) 5375b8d50e4SSathees Balya 5385b8d50e4SSathees Balya /* 5395b8d50e4SSathees Balya * Define limit of firmware configuration memory: 54004e06973SManish V Badarkhe * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory 5415b8d50e4SSathees Balya */ 54224e224b4SManish V Badarkhe #define ARM_FW_CONFIGS_SIZE (PAGE_SIZE * 2) 54324e224b4SManish V Badarkhe #define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + ARM_FW_CONFIGS_SIZE) 5449c11ed7eSHarrison Mutai #endif 545b4315306SDan Handley 546c8720729SZelalem Aweke #if ENABLE_RME 547c8720729SZelalem Aweke /* 548c8720729SZelalem Aweke * Store the L0 GPT on Trusted SRAM next to firmware 549c8720729SZelalem Aweke * configuration memory, 4KB aligned. 550c8720729SZelalem Aweke */ 551c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE (PAGE_SIZE) 5521e7545acSRohit Mathew #define ARM_L0_GPT_BASE (ARM_FW_CONFIGS_LIMIT) 5531e7545acSRohit Mathew #define ARM_L0_GPT_LIMIT (ARM_L0_GPT_BASE + ARM_L0_GPT_SIZE) 554c8720729SZelalem Aweke #else 555c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE U(0) 556c8720729SZelalem Aweke #endif 557c8720729SZelalem Aweke 558b4315306SDan Handley /******************************************************************************* 559b4315306SDan Handley * BL1 specific defines. 560b4315306SDan Handley * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of 561b4315306SDan Handley * addresses. 562b4315306SDan Handley ******************************************************************************/ 563b4315306SDan Handley #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE 564e31fb0faSlaurenw-arm #ifdef PLAT_BL1_RO_LIMIT 565e31fb0faSlaurenw-arm #define BL1_RO_LIMIT PLAT_BL1_RO_LIMIT 566e31fb0faSlaurenw-arm #else 567b4315306SDan Handley #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ 5681eb735d7SRoberto Vargas + (PLAT_ARM_TRUSTED_ROM_SIZE - \ 5691eb735d7SRoberto Vargas PLAT_ARM_MAX_ROMLIB_RO_SIZE)) 570e31fb0faSlaurenw-arm #endif 571e31fb0faSlaurenw-arm 572b4315306SDan Handley /* 573ecf70f7bSVikram Kanigiri * Put BL1 RW at the top of the Trusted SRAM. 574b4315306SDan Handley */ 575b4315306SDan Handley #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ 576b4315306SDan Handley ARM_BL_RAM_SIZE - \ 5771eb735d7SRoberto Vargas (PLAT_ARM_MAX_BL1_RW_SIZE +\ 5781eb735d7SRoberto Vargas PLAT_ARM_MAX_ROMLIB_RW_SIZE)) 5791eb735d7SRoberto Vargas #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \ 5801eb735d7SRoberto Vargas (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE)) 5811eb735d7SRoberto Vargas 5821eb735d7SRoberto Vargas #define ROMLIB_RO_BASE BL1_RO_LIMIT 5831eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE) 5841eb735d7SRoberto Vargas 5851eb735d7SRoberto Vargas #define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE) 5861eb735d7SRoberto Vargas #define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE) 587b4315306SDan Handley 588b4315306SDan Handley /******************************************************************************* 589b4315306SDan Handley * BL2 specific defines. 590b4315306SDan Handley ******************************************************************************/ 59142d4d3baSArvind Ram Prakash #if RESET_TO_BL2 59269a131d8SManish V Badarkhe #if ENABLE_PIE 59369a131d8SManish V Badarkhe /* 59469a131d8SManish V Badarkhe * As the BL31 image size appears to be increased when built with the ENABLE_PIE 59569a131d8SManish V Badarkhe * option, set BL2 base address to have enough space for BL31 in Trusted SRAM. 59669a131d8SManish V Badarkhe */ 597d478ac16SOlivier Deprez #define BL2_OFFSET (0x5000) 59869a131d8SManish V Badarkhe #else 59942be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */ 600d478ac16SOlivier Deprez #define BL2_OFFSET (0x2000) 601d478ac16SOlivier Deprez #endif /* ENABLE_PIE */ 602d478ac16SOlivier Deprez 603c099cd39SSoby Mathew #define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \ 60469a131d8SManish V Badarkhe (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \ 605d478ac16SOlivier Deprez BL2_OFFSET) 606c099cd39SSoby Mathew #define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 607c099cd39SSoby Mathew 608c099cd39SSoby Mathew #else 6094518dd9aSDavid Wang /* 6104518dd9aSDavid Wang * Put BL2 just below BL1. 6114518dd9aSDavid Wang */ 6124518dd9aSDavid Wang #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) 6134518dd9aSDavid Wang #define BL2_LIMIT BL1_RW_BASE 6144518dd9aSDavid Wang #endif 615b4315306SDan Handley 616b4315306SDan Handley /******************************************************************************* 617d178637dSJuan Castillo * BL31 specific defines. 618b4315306SDan Handley ******************************************************************************/ 6190c1f197aSMadhukar Pappireddy #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION 6204518dd9aSDavid Wang /* 6214518dd9aSDavid Wang * Put BL31 at the bottom of TZC secured DRAM 6224518dd9aSDavid Wang */ 6234518dd9aSDavid Wang #define BL31_BASE ARM_AP_TZC_DRAM1_BASE 6244518dd9aSDavid Wang #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 6254518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 6260c1f197aSMadhukar Pappireddy /* 6270c1f197aSMadhukar Pappireddy * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM. 6280c1f197aSMadhukar Pappireddy * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten. 6290c1f197aSMadhukar Pappireddy */ 6300c1f197aSMadhukar Pappireddy #if SEPARATE_NOBITS_REGION 6310c1f197aSMadhukar Pappireddy #define BL31_NOBITS_BASE BL2_BASE 6320c1f197aSMadhukar Pappireddy #define BL31_NOBITS_LIMIT BL2_LIMIT 6330c1f197aSMadhukar Pappireddy #endif /* SEPARATE_NOBITS_REGION */ 634fd5763eaSQixiang Xu #elif (RESET_TO_BL31) 635133a5c68SManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/ 636133a5c68SManish Pandey # if !ENABLE_PIE 637133a5c68SManish Pandey # error "BL31 must be a PIE if RESET_TO_BL31=1." 638133a5c68SManish Pandey #endif 639fd5763eaSQixiang Xu /* 64055cf015cSSoby Mathew * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely 641d4580d17SSoby Mathew * used for building BL31 and not used for loading BL31. 642fd5763eaSQixiang Xu */ 64355cf015cSSoby Mathew # define BL31_BASE 0x0 64455cf015cSSoby Mathew # define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE 6454518dd9aSDavid Wang #else 646c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/ 647c099cd39SSoby Mathew #define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 648c099cd39SSoby Mathew - PLAT_ARM_MAX_BL31_SIZE) 649c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT BL2_BASE 65042be6fc5SDimitris Papastamos /* 65142d4d3baSArvind Ram Prakash * For RESET_TO_BL2 make sure the BL31 can grow up until BL2_BASE. 65242d4d3baSArvind Ram Prakash * This is because in the RESET_TO_BL2 configuration, 65342d4d3baSArvind Ram Prakash * BL2 is always resident. 65442be6fc5SDimitris Papastamos */ 65542d4d3baSArvind Ram Prakash #if RESET_TO_BL2 65642be6fc5SDimitris Papastamos #define BL31_LIMIT BL2_BASE 65742be6fc5SDimitris Papastamos #else 658b4315306SDan Handley #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 6594518dd9aSDavid Wang #endif 66042be6fc5SDimitris Papastamos #endif 661b4315306SDan Handley 662c8720729SZelalem Aweke /****************************************************************************** 663c8720729SZelalem Aweke * RMM specific defines 664c8720729SZelalem Aweke *****************************************************************************/ 665c8720729SZelalem Aweke #if ENABLE_RME 666c8720729SZelalem Aweke #define RMM_BASE (ARM_REALM_BASE) 667c8720729SZelalem Aweke #define RMM_LIMIT (RMM_BASE + ARM_REALM_SIZE) 6688c980a4aSJavier Almansa Sobrino #define RMM_SHARED_BASE (ARM_EL3_RMM_SHARED_BASE) 6698c980a4aSJavier Almansa Sobrino #define RMM_SHARED_SIZE (ARM_EL3_RMM_SHARED_SIZE) 670c8720729SZelalem Aweke #endif 671c8720729SZelalem Aweke 672402b3cf8SJulius Werner #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME 673b4315306SDan Handley /******************************************************************************* 6745744e874SSoby Mathew * BL32 specific defines for EL3 runtime in AArch32 mode 6755744e874SSoby Mathew ******************************************************************************/ 6765744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME 6777285fd5fSManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/ 6787285fd5fSManish Pandey # if !ENABLE_PIE 6797285fd5fSManish Pandey # error "BL32 must be a PIE if RESET_TO_SP_MIN=1." 6807285fd5fSManish Pandey #endif 681c099cd39SSoby Mathew /* 6827285fd5fSManish Pandey * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely 6837285fd5fSManish Pandey * used for building BL32 and not used for loading BL32. 684c099cd39SSoby Mathew */ 6857285fd5fSManish Pandey # define BL32_BASE 0x0 6867285fd5fSManish Pandey # define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE 6875744e874SSoby Mathew # else 688c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/ 689c099cd39SSoby Mathew # define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 690c099cd39SSoby Mathew - PLAT_ARM_MAX_BL32_SIZE) 691c099cd39SSoby Mathew # define BL32_PROGBITS_LIMIT BL2_BASE 6925744e874SSoby Mathew # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 6935744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */ 6945744e874SSoby Mathew 6955744e874SSoby Mathew #else 6965744e874SSoby Mathew /******************************************************************************* 6975744e874SSoby Mathew * BL32 specific defines for EL3 runtime in AArch64 mode 698b4315306SDan Handley ******************************************************************************/ 699b4315306SDan Handley /* 700b4315306SDan Handley * On ARM standard platforms, the TSP can execute from Trusted SRAM, 701b4315306SDan Handley * Trusted DRAM (if available) or the DRAM region secured by the TrustZone 702b4315306SDan Handley * controller. 703b4315306SDan Handley */ 7042d65ea19SMarc Bonnici # if SPM_MM || SPMC_AT_EL3 705e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 706e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) 707e29efeb1SAntonio Nino Diaz # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 708e29efeb1SAntonio Nino Diaz # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 709e29efeb1SAntonio Nino Diaz ARM_AP_TZC_DRAM1_SIZE) 71064758c97SAchin Gupta # elif defined(SPD_spmd) 71164758c97SAchin Gupta # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 71264758c97SAchin Gupta # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) 713d32113c7SArunachalam Ganapathy # define BL32_BASE PLAT_ARM_SPMC_BASE 714d32113c7SArunachalam Ganapathy # define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \ 715d32113c7SArunachalam Ganapathy PLAT_ARM_SPMC_SIZE) 716e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM 7174518dd9aSDavid Wang # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ 7184518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 7194518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ 7204518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 7214518dd9aSDavid Wang # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ 7224518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 7234518dd9aSDavid Wang # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 7244518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) 7254518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID 726b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE 727b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE 728c099cd39SSoby Mathew # define TSP_PROGBITS_LIMIT BL31_BASE 72904e06973SManish V Badarkhe # define BL32_BASE ARM_FW_CONFIGS_LIMIT 730b4315306SDan Handley # define BL32_LIMIT BL31_BASE 731b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID 732b4315306SDan Handley # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE 733b4315306SDan Handley # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE 734b4315306SDan Handley # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE 735b4315306SDan Handley # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ 736c2a76122SManish V Badarkhe + SZ_4M) 737b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID 738b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE 739b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE 740b4315306SDan Handley # define BL32_BASE ARM_AP_TZC_DRAM1_BASE 741b4315306SDan Handley # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 742b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE) 743b4315306SDan Handley # else 744b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" 745b4315306SDan Handley # endif 746402b3cf8SJulius Werner #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */ 747b4315306SDan Handley 748e29efeb1SAntonio Nino Diaz /* 749e29efeb1SAntonio Nino Diaz * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no 7502d65ea19SMarc Bonnici * SPD and no SPM-MM and no SPMC-AT-EL3, as they are the only ones that can be 7512d65ea19SMarc Bonnici * used as BL32. 752e29efeb1SAntonio Nino Diaz */ 753402b3cf8SJulius Werner #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME 7542d65ea19SMarc Bonnici # if defined(SPD_none) && !SPM_MM && !SPMC_AT_EL3 75581d139d5SAntonio Nino Diaz # undef BL32_BASE 7562d65ea19SMarc Bonnici # endif /* defined(SPD_none) && !SPM_MM || !SPMC_AT_EL3 */ 757402b3cf8SJulius Werner #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */ 75881d139d5SAntonio Nino Diaz 759eab1ed54SRakshit Goyal #if RESET_TO_BL31 && defined(SPD_spmd) && defined(PLAT_ARM_SPMC_MANIFEST_BASE) 760eab1ed54SRakshit Goyal #define ARM_SPMC_MANIFEST_BASE PLAT_ARM_SPMC_MANIFEST_BASE 761eab1ed54SRakshit Goyal #else 762eab1ed54SRakshit Goyal 763eab1ed54SRakshit Goyal /* 764eab1ed54SRakshit Goyal * SPM expects SPM Core manifest base address in x0, which in !RESET_TO_BL31 765eab1ed54SRakshit Goyal * case loaded after base of non shared SRAM(after 4KB offset of SRAM). But in 766eab1ed54SRakshit Goyal * RESET_TO_BL31 case all non shared SRAM is allocated to BL31, so to avoid 767eab1ed54SRakshit Goyal * overwriting of manifest keep it in the last page. 768eab1ed54SRakshit Goyal */ 769eab1ed54SRakshit Goyal #define ARM_SPMC_MANIFEST_BASE (ARM_TRUSTED_SRAM_BASE + \ 770eab1ed54SRakshit Goyal PLAT_ARM_TRUSTED_SRAM_SIZE -\ 771eab1ed54SRakshit Goyal PAGE_SIZE) 772eab1ed54SRakshit Goyal #endif 773eab1ed54SRakshit Goyal 774436223deSYatharth Kochar /******************************************************************************* 775436223deSYatharth Kochar * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. 776436223deSYatharth Kochar ******************************************************************************/ 777436223deSYatharth Kochar #define BL2U_BASE BL2_BASE 7785744e874SSoby Mathew #define BL2U_LIMIT BL2_LIMIT 7795744e874SSoby Mathew 780436223deSYatharth Kochar #define NS_BL2U_BASE ARM_NS_DRAM1_BASE 781f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000)) 782436223deSYatharth Kochar 783b4315306SDan Handley /* 784b4315306SDan Handley * ID of the secure physical generic timer interrupt used by the TSP. 785b4315306SDan Handley */ 786b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 787b4315306SDan Handley 788b4315306SDan Handley 789e25e6f41SVikram Kanigiri /* 790e25e6f41SVikram Kanigiri * One cache line needed for bakery locks on ARM platforms 791e25e6f41SVikram Kanigiri */ 792e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) 793e25e6f41SVikram Kanigiri 7940bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */ 795f87e54f7SManish Pandey #if ENABLE_FEAT_RAS && FFH_SUPPORT 7960b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI 0x10 7971c012840SOmkar Anand Kulkarni #endif 7980bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI 0x60 7990bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI 0x70 8000bef0edfSJeenu Viswambharan 801f1e4a28dSOmkar Anand Kulkarni /* CPU Fault Handling Interrupt(FHI) PPI interrupt ID */ 802f1e4a28dSOmkar Anand Kulkarni #define PLAT_CORE_FAULT_IRQ 17 803f1e4a28dSOmkar Anand Kulkarni 8040bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */ 805262aceaaSSandeep Tripathy #define PLAT_PRI_BITS 3 806e25e6f41SVikram Kanigiri 8070baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */ 8080baec2abSJeenu Viswambharan #define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0 8090baec2abSJeenu Viswambharan 810cbf9e84aSBalint Dobszay #if SDEI_IN_FCONF 811cbf9e84aSBalint Dobszay /* ARM SDEI dynamic private event max count */ 812cbf9e84aSBalint Dobszay #define ARM_SDEI_DP_EVENT_MAX_CNT 3 813cbf9e84aSBalint Dobszay 814cbf9e84aSBalint Dobszay /* ARM SDEI dynamic shared event max count */ 815cbf9e84aSBalint Dobszay #define ARM_SDEI_DS_EVENT_MAX_CNT 3 816cbf9e84aSBalint Dobszay #else 8170baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */ 8180baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0 1000 8190baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1 1001 8200baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2 1002 8210baec2abSJeenu Viswambharan 8220baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */ 8230baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0 2000 8240baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1 2001 8250baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2 2002 8260baec2abSJeenu Viswambharan 8277bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \ 8287bdf0c1fSJeenu Viswambharan SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \ 8297bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8307bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8317bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) 8327bdf0c1fSJeenu Viswambharan 8337bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \ 8347bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8357bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8367bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) 837cbf9e84aSBalint Dobszay #endif /* SDEI_IN_FCONF */ 8387bdf0c1fSJeenu Viswambharan 8391083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */ 840