xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision ba597da7fd23d34e8867342f1dfee7925991300c)
1b4315306SDan Handley /*
2c228956aSSoby Mathew  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H
71083b2b3SAntonio Nino Diaz #define ARM_DEF_H
8b4315306SDan Handley 
938dce70fSSoby Mathew #include <arch.h>
10b4315306SDan Handley #include <common_def.h>
11b2c363b1SJeenu Viswambharan #include <gic_common.h>
12b2c363b1SJeenu Viswambharan #include <interrupt_props.h>
13b4315306SDan Handley #include <platform_def.h>
14dff93c86SJuan Castillo #include <tbbr_img_def.h>
1553d9c9c8SScott Branden #include <utils_def.h>
16bf75a371SAntonio Nino Diaz #include <xlat_tables_defs.h>
17b4315306SDan Handley 
18b4315306SDan Handley 
19b4315306SDan Handley /******************************************************************************
20b4315306SDan Handley  * Definitions common to all ARM standard platforms
21b4315306SDan Handley  *****************************************************************************/
22b4315306SDan Handley 
23d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
24b4315306SDan Handley #define ARM_BL31_PLAT_PARAM_VAL		0x0f1e2d3c4b5a6978ULL
25b4315306SDan Handley 
265f3a6030SSoby Mathew #define ARM_SYSTEM_COUNT		1
27b4315306SDan Handley 
28b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
29b4315306SDan Handley 
3038dce70fSSoby Mathew /*
3138dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
3238dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
3338dce70fSSoby Mathew  */
3438dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
3538dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
365f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
3738dce70fSSoby Mathew 
3838dce70fSSoby Mathew /*
3938dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
4038dce70fSSoby Mathew  *  within the power-state parameter.
4138dce70fSSoby Mathew  */
4238dce70fSSoby Mathew /* Local power state for power domains in Run state. */
431083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN	U(0)
4438dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
451083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET	U(1)
4638dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
4738dce70fSSoby Mathew    domains */
481083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF	U(2)
4938dce70fSSoby Mathew 
50b4315306SDan Handley /* Memory location options for TSP */
51b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
52b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
53b4315306SDan Handley #define ARM_DRAM_ID			2
54b4315306SDan Handley 
55b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */
56b4315306SDan Handley #define ARM_TRUSTED_SRAM_BASE		0x04000000
57b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
58b4315306SDan Handley #define ARM_SHARED_RAM_SIZE		0x00001000	/* 4 KB */
59b4315306SDan Handley 
60b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
61b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
62b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
63b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
64b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
65b4315306SDan Handley 
66b4315306SDan Handley /*
67b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
68b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
69b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
70b4315306SDan Handley  */
719edac047SDavid Cunado #define ARM_TZC_DRAM1_SIZE		ULL(0x01000000)
72b4315306SDan Handley 
73b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
74b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
75b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
76b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
77b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
78b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE - 1)
79b4315306SDan Handley 
80a22dffc6SSoby Mathew /*
81a22dffc6SSoby Mathew  * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime
82a22dffc6SSoby Mathew  * firmware. This region is meant to be NOLOAD and will not be zero
83a22dffc6SSoby Mathew  * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
84a22dffc6SSoby Mathew  * placed here.
85a22dffc6SSoby Mathew  */
86a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_BASE		(ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE)
87a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_SIZE		ULL(0x00200000) /* 2 MB */
88a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END		(ARM_EL3_TZC_DRAM1_BASE +	\
89a22dffc6SSoby Mathew 					ARM_EL3_TZC_DRAM1_SIZE - 1)
90a22dffc6SSoby Mathew 
91b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
92b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
93b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
94b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
95a22dffc6SSoby Mathew 					 (ARM_SCP_TZC_DRAM1_SIZE +	\
96a22dffc6SSoby Mathew 					 ARM_EL3_TZC_DRAM1_SIZE))
97b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
98b4315306SDan Handley 					 ARM_AP_TZC_DRAM1_SIZE - 1)
99b4315306SDan Handley 
100e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */
101e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG
102e60f2af9SSoby Mathew /*
103e60f2af9SSoby Mathew  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
104e60f2af9SSoby Mathew  * This is required by CryptoCell to authenticate BL33 which is loaded
105e60f2af9SSoby Mathew  * into the Non Secure DDR.
106e60f2af9SSoby Mathew  */
107e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
108e60f2af9SSoby Mathew #else
109e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
110e60f2af9SSoby Mathew #endif
111e60f2af9SSoby Mathew 
11254661cd2SSummer Qin #ifdef SPD_opteed
11354661cd2SSummer Qin /*
11404f72baeSJens Wiklander  * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
11504f72baeSJens Wiklander  * load/authenticate the trusted os extra image. The first 512KB of
11604f72baeSJens Wiklander  * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
11704f72baeSJens Wiklander  * for OPTEE is paged image which only include the paging part using
11804f72baeSJens Wiklander  * virtual memory but without "init" data. OPTEE will copy the "init" data
11904f72baeSJens Wiklander  * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
12004f72baeSJens Wiklander  * extra image behind the "init" data.
12154661cd2SSummer Qin  */
12204f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(ARM_AP_TZC_DRAM1_BASE + \
12304f72baeSJens Wiklander 					 ARM_AP_TZC_DRAM1_SIZE - \
12404f72baeSJens Wiklander 					 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
12504f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	0x400000
12654661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(		\
12754661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
12854661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
12954661cd2SSummer Qin 					MT_MEMORY | MT_RW | MT_SECURE)
130b3ba6fdaSSoby Mathew 
131b3ba6fdaSSoby Mathew /*
132b3ba6fdaSSoby Mathew  * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
133b3ba6fdaSSoby Mathew  * support is enabled).
134b3ba6fdaSSoby Mathew  */
135b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM		MAP_REGION_FLAT(		\
136b3ba6fdaSSoby Mathew 						BL32_BASE,		\
137b3ba6fdaSSoby Mathew 						BL32_LIMIT - BL32_BASE,	\
138b3ba6fdaSSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
13954661cd2SSummer Qin #endif /* SPD_opteed */
140b4315306SDan Handley 
141b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
142b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
143b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
144b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
145b4315306SDan Handley 					 ARM_NS_DRAM1_SIZE - 1)
146b4315306SDan Handley 
1479edac047SDavid Cunado #define ARM_DRAM1_BASE			ULL(0x80000000)
1489edac047SDavid Cunado #define ARM_DRAM1_SIZE			ULL(0x80000000)
149b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
150b4315306SDan Handley 					 ARM_DRAM1_SIZE - 1)
151b4315306SDan Handley 
1529edac047SDavid Cunado #define ARM_DRAM2_BASE			ULL(0x880000000)
153b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
154b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
155b4315306SDan Handley 					 ARM_DRAM2_SIZE - 1)
156b4315306SDan Handley 
157b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
158b4315306SDan Handley 
159b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
160b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
161b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
162b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
163b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
164b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
165b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
166b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
167b4315306SDan Handley 
16827573c59SAchin Gupta /*
169b2c363b1SJeenu Viswambharan  * List of secure interrupts are deprecated, but are retained only to support
170b2c363b1SJeenu Viswambharan  * legacy configurations.
17127573c59SAchin Gupta  */
17227573c59SAchin Gupta #define ARM_G1S_IRQS			ARM_IRQ_SEC_PHY_TIMER,		\
17327573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_1,		\
17427573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_2,		\
17527573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_3,		\
17627573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_4,		\
17727573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_5,		\
17827573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_7
17927573c59SAchin Gupta 
18027573c59SAchin Gupta #define ARM_G0_IRQS			ARM_IRQ_SEC_SGI_0,		\
18127573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_6
18227573c59SAchin Gupta 
183b2c363b1SJeenu Viswambharan /*
184b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
185b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the lists will be merged and treated
186b2c363b1SJeenu Viswambharan  * as Group 0 interrupts.
187b2c363b1SJeenu Viswambharan  */
188b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \
189fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
190b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
191fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
192b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
193fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
194b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
195fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
196b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
197fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
198b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
199fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
200b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
201fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
202b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
203b2c363b1SJeenu Viswambharan 
204b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \
205fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
206b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
207fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
208b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
209b2c363b1SJeenu Viswambharan 
210b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
211b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
212b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
21374eb26e4SJuan Castillo 						MT_DEVICE | MT_RW | MT_SECURE)
214b4315306SDan Handley 
215b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
216b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
217b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
218b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
219b4315306SDan Handley 
220b09ba056SRoberto Vargas #define ARM_MAP_DRAM2			MAP_REGION_FLAT(		\
221b09ba056SRoberto Vargas 						ARM_DRAM2_BASE,		\
222b09ba056SRoberto Vargas 						ARM_DRAM2_SIZE,		\
223b09ba056SRoberto Vargas 						MT_MEMORY | MT_RW | MT_NS)
2243eb2d672SSandrine Bailleux #ifdef SPD_tspd
225b09ba056SRoberto Vargas 
226b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
227b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
228b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
229b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
2303eb2d672SSandrine Bailleux #endif
231b4315306SDan Handley 
2324518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2334518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM		MAP_REGION_FLAT(		\
2344518dd9aSDavid Wang 						BL31_BASE,		\
2354518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE,	\
2364518dd9aSDavid Wang 						MT_MEMORY | MT_RW | MT_SECURE)
2374518dd9aSDavid Wang #endif
238b4315306SDan Handley 
239a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM		MAP_REGION_FLAT(			\
240a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_BASE,	\
241a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_SIZE,	\
242a22dffc6SSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
243a22dffc6SSoby Mathew 
2442ecaafd2SDaniel Boulby /*
245*ba597da7SJohn Tsichritzis  * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
246*ba597da7SJohn Tsichritzis  * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
247*ba597da7SJohn Tsichritzis  * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
248*ba597da7SJohn Tsichritzis  * to be able to access the heap.
249*ba597da7SJohn Tsichritzis  */
250*ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW		MAP_REGION_FLAT(	\
251*ba597da7SJohn Tsichritzis 					BL1_RW_BASE,	\
252*ba597da7SJohn Tsichritzis 					BL1_RW_LIMIT - BL1_RW_BASE, \
253*ba597da7SJohn Tsichritzis 					MT_MEMORY | MT_RW | MT_SECURE)
254*ba597da7SJohn Tsichritzis 
255*ba597da7SJohn Tsichritzis /*
2562ecaafd2SDaniel Boulby  * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
2572ecaafd2SDaniel Boulby  * otherwise one region is defined containing both.
2582ecaafd2SDaniel Boulby  */
259d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA
2602ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
261d323af9eSDaniel Boulby 						BL_CODE_BASE,			\
262d323af9eSDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
2632ecaafd2SDaniel Boulby 						MT_CODE | MT_SECURE),		\
2642ecaafd2SDaniel Boulby 					MAP_REGION_FLAT(			\
265d323af9eSDaniel Boulby 						BL_RO_DATA_BASE,		\
266d323af9eSDaniel Boulby 						BL_RO_DATA_END			\
267d323af9eSDaniel Boulby 							- BL_RO_DATA_BASE,	\
268d323af9eSDaniel Boulby 						MT_RO_DATA | MT_SECURE)
2692ecaafd2SDaniel Boulby #else
2702ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
2712ecaafd2SDaniel Boulby 						BL_CODE_BASE,			\
2722ecaafd2SDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
2732ecaafd2SDaniel Boulby 						MT_CODE | MT_SECURE)
274d323af9eSDaniel Boulby #endif
275d323af9eSDaniel Boulby #if USE_COHERENT_MEM
276d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM		MAP_REGION_FLAT(			\
277d323af9eSDaniel Boulby 						BL_COHERENT_RAM_BASE,		\
278d323af9eSDaniel Boulby 						BL_COHERENT_RAM_END		\
279d323af9eSDaniel Boulby 							- BL_COHERENT_RAM_BASE, \
280d323af9eSDaniel Boulby 						MT_DEVICE | MT_RW | MT_SECURE)
281d323af9eSDaniel Boulby #endif
2821eb735d7SRoberto Vargas #if USE_ROMLIB
2831eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE		MAP_REGION_FLAT(			\
2841eb735d7SRoberto Vargas 						ROMLIB_RO_BASE,			\
2851eb735d7SRoberto Vargas 						ROMLIB_RO_LIMIT	- ROMLIB_RO_BASE,\
2861eb735d7SRoberto Vargas 						MT_CODE | MT_SECURE)
2871eb735d7SRoberto Vargas 
2881eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA		MAP_REGION_FLAT(			\
2891eb735d7SRoberto Vargas 						ROMLIB_RW_BASE,			\
2901eb735d7SRoberto Vargas 						ROMLIB_RW_END	- ROMLIB_RW_BASE,\
2911eb735d7SRoberto Vargas 						MT_MEMORY | MT_RW | MT_SECURE)
2921eb735d7SRoberto Vargas #endif
293d323af9eSDaniel Boulby 
294b4315306SDan Handley /*
2952ecaafd2SDaniel Boulby  * The max number of regions like RO(code), coherent and data required by
296b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
297b4315306SDan Handley  */
2983450fd62SChris Kay # define ARM_BL_REGIONS			4
299b4315306SDan Handley 
300b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
301b4315306SDan Handley 					 ARM_BL_REGIONS)
302b4315306SDan Handley 
303b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
304b4315306SDan Handley #define ARM_SYS_CNTCTL_BASE		0x2a430000
305b4315306SDan Handley #define ARM_SYS_CNTREAD_BASE		0x2a800000
306b4315306SDan Handley #define ARM_SYS_TIMCTL_BASE		0x2a810000
307342d6220SSoby Mathew #define ARM_SYS_CNT_BASE_S		0x2a820000
308342d6220SSoby Mathew #define ARM_SYS_CNT_BASE_NS		0x2a830000
309b4315306SDan Handley 
310b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
311b4315306SDan Handley 
3127b4c1405SJuan Castillo /* Trusted Watchdog constants */
3137b4c1405SJuan Castillo #define ARM_SP805_TWDG_BASE		0x2a490000
3147b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
3157b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
3167b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
3177b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
3187b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
3197b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
3207b4c1405SJuan Castillo 
321b4315306SDan Handley /******************************************************************************
322b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
323b4315306SDan Handley  *****************************************************************************/
324b4315306SDan Handley 
325b09ba056SRoberto Vargas /*
326b09ba056SRoberto Vargas  * We need to access DRAM2 from BL2 for PSCI_MEM_PROTECT for
327b09ba056SRoberto Vargas  * AArch64 builds
328b09ba056SRoberto Vargas  */
329b09ba056SRoberto Vargas #ifdef AARCH64
3305724481fSDavid Cunado #define PLAT_PHY_ADDR_SPACE_SIZE			(1ULL << 36)
3315724481fSDavid Cunado #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ULL << 36)
332b09ba056SRoberto Vargas #else
3335724481fSDavid Cunado #define PLAT_PHY_ADDR_SPACE_SIZE			(1ULL << 32)
3345724481fSDavid Cunado #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ULL << 32)
335b09ba056SRoberto Vargas #endif
336b09ba056SRoberto Vargas 
337b4315306SDan Handley 
33838dce70fSSoby Mathew /*
33938dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
34038dce70fSSoby Mathew  * id will represent an invalid or a power down state.
34138dce70fSSoby Mathew  */
34238dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
34338dce70fSSoby Mathew 
34438dce70fSSoby Mathew /*
34538dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
34638dce70fSSoby Mathew  * higher than this is invalid.
34738dce70fSSoby Mathew  */
34838dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
34938dce70fSSoby Mathew 
350b4315306SDan Handley /*
351b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
352b4315306SDan Handley  * This is known only to the platform as it might have a combination of
353b4315306SDan Handley  * integrated and external caches.
354b4315306SDan Handley  */
355b4315306SDan Handley #define CACHE_WRITEBACK_GRANULE		(1 << ARM_CACHE_WRITEBACK_SHIFT)
356b4315306SDan Handley 
357c228956aSSoby Mathew /*
358c228956aSSoby Mathew  * To enable TB_FW_CONFIG to be loaded by BL1, define the corresponding base
359c228956aSSoby Mathew  * and limit. Leave enough space of BL2 meminfo.
360c228956aSSoby Mathew  */
361c228956aSSoby Mathew #define ARM_TB_FW_CONFIG_BASE		ARM_BL_RAM_BASE + sizeof(meminfo_t)
362c099cd39SSoby Mathew #define ARM_TB_FW_CONFIG_LIMIT		ARM_BL_RAM_BASE + PAGE_SIZE
363b4315306SDan Handley 
364b4315306SDan Handley /*******************************************************************************
365b4315306SDan Handley  * BL1 specific defines.
366b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
367b4315306SDan Handley  * addresses.
368b4315306SDan Handley  ******************************************************************************/
369b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
370b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
3711eb735d7SRoberto Vargas 					 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
3721eb735d7SRoberto Vargas 					    PLAT_ARM_MAX_ROMLIB_RO_SIZE))
373b4315306SDan Handley /*
374ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
375b4315306SDan Handley  */
376b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
377b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
3781eb735d7SRoberto Vargas 						(PLAT_ARM_MAX_BL1_RW_SIZE +\
3791eb735d7SRoberto Vargas 						 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
3801eb735d7SRoberto Vargas #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + 		\
3811eb735d7SRoberto Vargas 					    (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
3821eb735d7SRoberto Vargas 
3831eb735d7SRoberto Vargas #define ROMLIB_RO_BASE			BL1_RO_LIMIT
3841eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
3851eb735d7SRoberto Vargas 
3861eb735d7SRoberto Vargas #define ROMLIB_RW_BASE			(BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
3871eb735d7SRoberto Vargas #define ROMLIB_RW_END			(ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
388b4315306SDan Handley 
389b4315306SDan Handley /*******************************************************************************
390b4315306SDan Handley  * BL2 specific defines.
391b4315306SDan Handley  ******************************************************************************/
392c099cd39SSoby Mathew #if BL2_AT_EL3
39342be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */
394c099cd39SSoby Mathew #define BL2_BASE			(ARM_TRUSTED_SRAM_BASE + \
39542be6fc5SDimitris Papastamos 						(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000)
396c099cd39SSoby Mathew #define BL2_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
397c099cd39SSoby Mathew 
398c099cd39SSoby Mathew #else
3994518dd9aSDavid Wang /*
4004518dd9aSDavid Wang  * Put BL2 just below BL1.
4014518dd9aSDavid Wang  */
4024518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
4034518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
4044518dd9aSDavid Wang #endif
405b4315306SDan Handley 
406b4315306SDan Handley /*******************************************************************************
407d178637dSJuan Castillo  * BL31 specific defines.
408b4315306SDan Handley  ******************************************************************************/
4094518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
4104518dd9aSDavid Wang /*
4114518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
4124518dd9aSDavid Wang  */
4134518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
4144518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
4154518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
416fd5763eaSQixiang Xu #elif (RESET_TO_BL31)
417fd5763eaSQixiang Xu /*
418fd5763eaSQixiang Xu  * Put BL31_BASE in the middle of the Trusted SRAM.
419fd5763eaSQixiang Xu  */
420fd5763eaSQixiang Xu #define BL31_BASE			(ARM_TRUSTED_SRAM_BASE + \
421fd5763eaSQixiang Xu 						(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1))
422fd5763eaSQixiang Xu #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4234518dd9aSDavid Wang #else
424c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/
425c099cd39SSoby Mathew #define BL31_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
426c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL31_SIZE)
427c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT		BL2_BASE
42842be6fc5SDimitris Papastamos /*
42942be6fc5SDimitris Papastamos  * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
43042be6fc5SDimitris Papastamos  * because in the BL2_AT_EL3 configuration, BL2 is always resident.
43142be6fc5SDimitris Papastamos  */
43242be6fc5SDimitris Papastamos #if BL2_AT_EL3
43342be6fc5SDimitris Papastamos #define BL31_LIMIT			BL2_BASE
43442be6fc5SDimitris Papastamos #else
435b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4364518dd9aSDavid Wang #endif
43742be6fc5SDimitris Papastamos #endif
438b4315306SDan Handley 
4395744e874SSoby Mathew #if defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME
440b4315306SDan Handley /*******************************************************************************
4415744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch32 mode
4425744e874SSoby Mathew  ******************************************************************************/
4435744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
444c099cd39SSoby Mathew /*
445c099cd39SSoby Mathew  * SP_MIN is the only BL image in SRAM. Allocate the whole of SRAM (excluding
446c099cd39SSoby Mathew  * the page reserved for fw_configs) to BL32
447c099cd39SSoby Mathew  */
448c099cd39SSoby Mathew #  define BL32_BASE			ARM_TB_FW_CONFIG_LIMIT
4495744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4505744e874SSoby Mathew # else
451c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/
452c099cd39SSoby Mathew #  define BL32_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
453c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL32_SIZE)
454c099cd39SSoby Mathew #  define BL32_PROGBITS_LIMIT		BL2_BASE
4555744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4565744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
4575744e874SSoby Mathew 
4585744e874SSoby Mathew #else
4595744e874SSoby Mathew /*******************************************************************************
4605744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch64 mode
461b4315306SDan Handley  ******************************************************************************/
462b4315306SDan Handley /*
463b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
464b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
465b4315306SDan Handley  * controller.
466b4315306SDan Handley  */
467e29efeb1SAntonio Nino Diaz # if ENABLE_SPM
468e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
469e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
470e29efeb1SAntonio Nino Diaz #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
471e29efeb1SAntonio Nino Diaz #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
472e29efeb1SAntonio Nino Diaz 						ARM_AP_TZC_DRAM1_SIZE)
473e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM
4744518dd9aSDavid Wang #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
4754518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4764518dd9aSDavid Wang #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
4774518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4784518dd9aSDavid Wang #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
4794518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4804518dd9aSDavid Wang #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
4814518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
4824518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
483b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
484b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
485c099cd39SSoby Mathew #  define TSP_PROGBITS_LIMIT		BL31_BASE
486c099cd39SSoby Mathew #  define BL32_BASE			ARM_TB_FW_CONFIG_LIMIT
487b4315306SDan Handley #  define BL32_LIMIT			BL31_BASE
488b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
489b4315306SDan Handley #  define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
490b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
491b4315306SDan Handley #  define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
492b4315306SDan Handley #  define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
493b4315306SDan Handley 						+ (1 << 21))
494b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
495b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
496b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
497b4315306SDan Handley #  define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
498b4315306SDan Handley #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
499b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
500b4315306SDan Handley # else
501b4315306SDan Handley #  error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
502b4315306SDan Handley # endif
5035744e874SSoby Mathew #endif /* AARCH32 || JUNO_AARCH32_EL3_RUNTIME */
504b4315306SDan Handley 
505e29efeb1SAntonio Nino Diaz /*
506e29efeb1SAntonio Nino Diaz  * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
507e29efeb1SAntonio Nino Diaz  * SPD and no SPM, as they are the only ones that can be used as BL32.
508e29efeb1SAntonio Nino Diaz  */
5095744e874SSoby Mathew #if !(defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME)
510e29efeb1SAntonio Nino Diaz # if defined(SPD_none) && !ENABLE_SPM
51181d139d5SAntonio Nino Diaz #  undef BL32_BASE
5125744e874SSoby Mathew # endif /* defined(SPD_none) && !ENABLE_SPM */
5135744e874SSoby Mathew #endif /* !(defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME) */
51481d139d5SAntonio Nino Diaz 
515436223deSYatharth Kochar /*******************************************************************************
516436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
517436223deSYatharth Kochar  ******************************************************************************/
518436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
5195744e874SSoby Mathew #define BL2U_LIMIT			BL2_LIMIT
5205744e874SSoby Mathew 
521436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
522843ddee4SYatharth Kochar #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + 0x03EB8000)
523436223deSYatharth Kochar 
524b4315306SDan Handley /*
525b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
526b4315306SDan Handley  */
527b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
528b4315306SDan Handley 
529b4315306SDan Handley 
530e25e6f41SVikram Kanigiri /*
531e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
532e25e6f41SVikram Kanigiri  */
533e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
534e25e6f41SVikram Kanigiri 
5350bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */
5360b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI			0x10
5370bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI		0x60
5380bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI		0x70
5390bef0edfSJeenu Viswambharan 
5400bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */
5410bef0edfSJeenu Viswambharan #define ARM_PRI_BITS			3
542e25e6f41SVikram Kanigiri 
5430baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */
5440baec2abSJeenu Viswambharan #define ARM_SDEI_SGI			ARM_IRQ_SEC_SGI_0
5450baec2abSJeenu Viswambharan 
5460baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */
5470baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0		1000
5480baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1		1001
5490baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2		1002
5500baec2abSJeenu Viswambharan 
5510baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */
5520baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0		2000
5530baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1		2001
5540baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2		2002
5550baec2abSJeenu Viswambharan 
5567bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \
5577bdf0c1fSJeenu Viswambharan 	SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
5587bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5597bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5607bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
5617bdf0c1fSJeenu Viswambharan 
5627bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \
5637bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5647bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5657bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
5667bdf0c1fSJeenu Viswambharan 
5671083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */
568