xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision b2c363b1321348383347a48982d14922c559ad92)
1b4315306SDan Handley /*
29edac047SDavid Cunado  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley #ifndef __ARM_DEF_H__
7b4315306SDan Handley #define __ARM_DEF_H__
8b4315306SDan Handley 
938dce70fSSoby Mathew #include <arch.h>
10b4315306SDan Handley #include <common_def.h>
11*b2c363b1SJeenu Viswambharan #include <gic_common.h>
12*b2c363b1SJeenu Viswambharan #include <interrupt_props.h>
13b4315306SDan Handley #include <platform_def.h>
14dff93c86SJuan Castillo #include <tbbr_img_def.h>
1553d9c9c8SScott Branden #include <utils_def.h>
16bf75a371SAntonio Nino Diaz #include <xlat_tables_defs.h>
17b4315306SDan Handley 
18b4315306SDan Handley 
19b4315306SDan Handley /******************************************************************************
20b4315306SDan Handley  * Definitions common to all ARM standard platforms
21b4315306SDan Handley  *****************************************************************************/
22b4315306SDan Handley 
23d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
24b4315306SDan Handley #define ARM_BL31_PLAT_PARAM_VAL		0x0f1e2d3c4b5a6978ULL
25b4315306SDan Handley 
265f3a6030SSoby Mathew #define ARM_SYSTEM_COUNT		1
27b4315306SDan Handley 
28b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
29b4315306SDan Handley 
3038dce70fSSoby Mathew /*
3138dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
3238dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
3338dce70fSSoby Mathew  */
3438dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
3538dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
365f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
3738dce70fSSoby Mathew 
3838dce70fSSoby Mathew /*
3938dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
4038dce70fSSoby Mathew  *  within the power-state parameter.
4138dce70fSSoby Mathew  */
4238dce70fSSoby Mathew /* Local power state for power domains in Run state. */
4338dce70fSSoby Mathew #define ARM_LOCAL_STATE_RUN	0
4438dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
4538dce70fSSoby Mathew #define ARM_LOCAL_STATE_RET	1
4638dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
4738dce70fSSoby Mathew    domains */
4838dce70fSSoby Mathew #define ARM_LOCAL_STATE_OFF	2
4938dce70fSSoby Mathew 
50b4315306SDan Handley /* Memory location options for TSP */
51b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
52b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
53b4315306SDan Handley #define ARM_DRAM_ID			2
54b4315306SDan Handley 
55b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */
56b4315306SDan Handley #define ARM_TRUSTED_SRAM_BASE		0x04000000
57b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
58b4315306SDan Handley #define ARM_SHARED_RAM_SIZE		0x00001000	/* 4 KB */
59b4315306SDan Handley 
60b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
61b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
62b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
63b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
64b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
65b4315306SDan Handley 
66b4315306SDan Handley /*
67b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
68b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
69b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
70b4315306SDan Handley  */
719edac047SDavid Cunado #define ARM_TZC_DRAM1_SIZE		ULL(0x01000000)
72b4315306SDan Handley 
73b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
74b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
75b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
76b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
77b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
78b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE - 1)
79b4315306SDan Handley 
80b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
81b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
82b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
83b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
84b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
85b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
86b4315306SDan Handley 					 ARM_AP_TZC_DRAM1_SIZE - 1)
87b4315306SDan Handley 
88e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */
89e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG
90e60f2af9SSoby Mathew /*
91e60f2af9SSoby Mathew  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
92e60f2af9SSoby Mathew  * This is required by CryptoCell to authenticate BL33 which is loaded
93e60f2af9SSoby Mathew  * into the Non Secure DDR.
94e60f2af9SSoby Mathew  */
95e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
96e60f2af9SSoby Mathew #else
97e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
98e60f2af9SSoby Mathew #endif
99e60f2af9SSoby Mathew 
10054661cd2SSummer Qin #ifdef SPD_opteed
10154661cd2SSummer Qin /*
10204f72baeSJens Wiklander  * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
10304f72baeSJens Wiklander  * load/authenticate the trusted os extra image. The first 512KB of
10404f72baeSJens Wiklander  * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
10504f72baeSJens Wiklander  * for OPTEE is paged image which only include the paging part using
10604f72baeSJens Wiklander  * virtual memory but without "init" data. OPTEE will copy the "init" data
10704f72baeSJens Wiklander  * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
10804f72baeSJens Wiklander  * extra image behind the "init" data.
10954661cd2SSummer Qin  */
11004f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(ARM_AP_TZC_DRAM1_BASE + \
11104f72baeSJens Wiklander 					 ARM_AP_TZC_DRAM1_SIZE - \
11204f72baeSJens Wiklander 					 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
11304f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	0x400000
11454661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(		\
11554661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
11654661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
11754661cd2SSummer Qin 					MT_MEMORY | MT_RW | MT_SECURE)
118b3ba6fdaSSoby Mathew 
119b3ba6fdaSSoby Mathew /*
120b3ba6fdaSSoby Mathew  * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
121b3ba6fdaSSoby Mathew  * support is enabled).
122b3ba6fdaSSoby Mathew  */
123b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM		MAP_REGION_FLAT(		\
124b3ba6fdaSSoby Mathew 						BL32_BASE,		\
125b3ba6fdaSSoby Mathew 						BL32_LIMIT - BL32_BASE,	\
126b3ba6fdaSSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
12754661cd2SSummer Qin #endif /* SPD_opteed */
128b4315306SDan Handley 
129b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
130b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
131b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
132b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
133b4315306SDan Handley 					 ARM_NS_DRAM1_SIZE - 1)
134b4315306SDan Handley 
1359edac047SDavid Cunado #define ARM_DRAM1_BASE			ULL(0x80000000)
1369edac047SDavid Cunado #define ARM_DRAM1_SIZE			ULL(0x80000000)
137b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
138b4315306SDan Handley 					 ARM_DRAM1_SIZE - 1)
139b4315306SDan Handley 
1409edac047SDavid Cunado #define ARM_DRAM2_BASE			ULL(0x880000000)
141b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
142b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
143b4315306SDan Handley 					 ARM_DRAM2_SIZE - 1)
144b4315306SDan Handley 
145b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
146b4315306SDan Handley 
147b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
148b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
149b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
150b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
151b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
152b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
153b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
154b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
155b4315306SDan Handley 
15627573c59SAchin Gupta /*
157*b2c363b1SJeenu Viswambharan  * List of secure interrupts are deprecated, but are retained only to support
158*b2c363b1SJeenu Viswambharan  * legacy configurations.
15927573c59SAchin Gupta  */
16027573c59SAchin Gupta #define ARM_G1S_IRQS			ARM_IRQ_SEC_PHY_TIMER,		\
16127573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_1,		\
16227573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_2,		\
16327573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_3,		\
16427573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_4,		\
16527573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_5,		\
16627573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_7
16727573c59SAchin Gupta 
16827573c59SAchin Gupta #define ARM_G0_IRQS			ARM_IRQ_SEC_SGI_0,		\
16927573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_6
17027573c59SAchin Gupta 
171*b2c363b1SJeenu Viswambharan /*
172*b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
173*b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the lists will be merged and treated
174*b2c363b1SJeenu Viswambharan  * as Group 0 interrupts.
175*b2c363b1SJeenu Viswambharan  */
176*b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \
177*b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
178*b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
179*b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
180*b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
181*b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
182*b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
183*b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
184*b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
185*b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
186*b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
187*b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
188*b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
189*b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
190*b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
191*b2c363b1SJeenu Viswambharan 
192*b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \
193*b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
194*b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
195*b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
196*b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
197*b2c363b1SJeenu Viswambharan 
198b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
199b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
200b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
20174eb26e4SJuan Castillo 						MT_DEVICE | MT_RW | MT_SECURE)
202b4315306SDan Handley 
203b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
204b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
205b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
206b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
207b4315306SDan Handley 
208b09ba056SRoberto Vargas #define ARM_MAP_DRAM2			MAP_REGION_FLAT(		\
209b09ba056SRoberto Vargas 						ARM_DRAM2_BASE,		\
210b09ba056SRoberto Vargas 						ARM_DRAM2_SIZE,		\
211b09ba056SRoberto Vargas 						MT_MEMORY | MT_RW | MT_NS)
2123eb2d672SSandrine Bailleux #ifdef SPD_tspd
213b09ba056SRoberto Vargas 
214b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
215b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
216b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
217b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
2183eb2d672SSandrine Bailleux #endif
219b4315306SDan Handley 
2204518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2214518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM		MAP_REGION_FLAT(		\
2224518dd9aSDavid Wang 						BL31_BASE,		\
2234518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE,	\
2244518dd9aSDavid Wang 						MT_MEMORY | MT_RW | MT_SECURE)
2254518dd9aSDavid Wang #endif
226b4315306SDan Handley 
227b4315306SDan Handley /*
228b4315306SDan Handley  * The number of regions like RO(code), coherent and data required by
229b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
230b4315306SDan Handley  */
231b4315306SDan Handley #if USE_COHERENT_MEM
232b4315306SDan Handley #define ARM_BL_REGIONS			3
233b4315306SDan Handley #else
234b4315306SDan Handley #define ARM_BL_REGIONS			2
235b4315306SDan Handley #endif
236b4315306SDan Handley 
237b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
238b4315306SDan Handley 					 ARM_BL_REGIONS)
239b4315306SDan Handley 
240b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
241b4315306SDan Handley #define ARM_SYS_CNTCTL_BASE		0x2a430000
242b4315306SDan Handley #define ARM_SYS_CNTREAD_BASE		0x2a800000
243b4315306SDan Handley #define ARM_SYS_TIMCTL_BASE		0x2a810000
244b4315306SDan Handley 
245b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
246b4315306SDan Handley 
2477b4c1405SJuan Castillo /* Trusted Watchdog constants */
2487b4c1405SJuan Castillo #define ARM_SP805_TWDG_BASE		0x2a490000
2497b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
2507b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
2517b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
2527b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
2537b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
2547b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
2557b4c1405SJuan Castillo 
256b4315306SDan Handley /******************************************************************************
257b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
258b4315306SDan Handley  *****************************************************************************/
259b4315306SDan Handley 
260b09ba056SRoberto Vargas /*
261b09ba056SRoberto Vargas  * We need to access DRAM2 from BL2 for PSCI_MEM_PROTECT for
262b09ba056SRoberto Vargas  * AArch64 builds
263b09ba056SRoberto Vargas  */
264b09ba056SRoberto Vargas #ifdef AARCH64
265b09ba056SRoberto Vargas #define PLAT_PHY_ADDR_SPACE_SIZE			(1ull << 36)
266b09ba056SRoberto Vargas #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ull << 36)
267b09ba056SRoberto Vargas #else
268e60e74bdSAntonio Nino Diaz #define PLAT_PHY_ADDR_SPACE_SIZE			(1ull << 32)
269e60e74bdSAntonio Nino Diaz #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ull << 32)
270b09ba056SRoberto Vargas #endif
271b09ba056SRoberto Vargas 
272b4315306SDan Handley 
27338dce70fSSoby Mathew /*
27438dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
27538dce70fSSoby Mathew  * id will represent an invalid or a power down state.
27638dce70fSSoby Mathew  */
27738dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
27838dce70fSSoby Mathew 
27938dce70fSSoby Mathew /*
28038dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
28138dce70fSSoby Mathew  * higher than this is invalid.
28238dce70fSSoby Mathew  */
28338dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
28438dce70fSSoby Mathew 
285b4315306SDan Handley /*
286b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
287b4315306SDan Handley  * This is known only to the platform as it might have a combination of
288b4315306SDan Handley  * integrated and external caches.
289b4315306SDan Handley  */
290b4315306SDan Handley #define CACHE_WRITEBACK_GRANULE		(1 << ARM_CACHE_WRITEBACK_SHIFT)
291b4315306SDan Handley 
292b4315306SDan Handley 
293b4315306SDan Handley /*******************************************************************************
294b4315306SDan Handley  * BL1 specific defines.
295b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
296b4315306SDan Handley  * addresses.
297b4315306SDan Handley  ******************************************************************************/
298b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
299b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
300b4315306SDan Handley 					 + PLAT_ARM_TRUSTED_ROM_SIZE)
301b4315306SDan Handley /*
302ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
303b4315306SDan Handley  */
304b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
305b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
306ecf70f7bSVikram Kanigiri 						PLAT_ARM_MAX_BL1_RW_SIZE)
307b4315306SDan Handley #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
308b4315306SDan Handley 
309b4315306SDan Handley /*******************************************************************************
310b4315306SDan Handley  * BL2 specific defines.
311b4315306SDan Handley  ******************************************************************************/
312ba6c31daSSoby Mathew #if ARM_BL31_IN_DRAM || (defined(AARCH32) && !defined(JUNO_AARCH32_EL3_RUNTIME))
3134518dd9aSDavid Wang /*
314a4409008Sdp-arm  * For AArch32 BL31 is not applicable.
315a4409008Sdp-arm  * For AArch64 BL31 is loaded in the DRAM.
3164518dd9aSDavid Wang  * Put BL2 just below BL1.
3174518dd9aSDavid Wang  */
3184518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
3194518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
3204518dd9aSDavid Wang #else
321b4315306SDan Handley /*
322ecf70f7bSVikram Kanigiri  * Put BL2 just below BL31.
323b4315306SDan Handley  */
324ecf70f7bSVikram Kanigiri #define BL2_BASE			(BL31_BASE - PLAT_ARM_MAX_BL2_SIZE)
325b4315306SDan Handley #define BL2_LIMIT			BL31_BASE
3264518dd9aSDavid Wang #endif
327b4315306SDan Handley 
328b4315306SDan Handley /*******************************************************************************
329d178637dSJuan Castillo  * BL31 specific defines.
330b4315306SDan Handley  ******************************************************************************/
3314518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
3324518dd9aSDavid Wang /*
3334518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
3344518dd9aSDavid Wang  */
3354518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
3364518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
3374518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
338fd5763eaSQixiang Xu #elif (RESET_TO_BL31)
339fd5763eaSQixiang Xu /*
340fd5763eaSQixiang Xu  * Put BL31_BASE in the middle of the Trusted SRAM.
341fd5763eaSQixiang Xu  */
342fd5763eaSQixiang Xu #define BL31_BASE			(ARM_TRUSTED_SRAM_BASE + \
343fd5763eaSQixiang Xu 						(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1))
344fd5763eaSQixiang Xu #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
3454518dd9aSDavid Wang #else
346b4315306SDan Handley /*
347ecf70f7bSVikram Kanigiri  * Put BL31 at the top of the Trusted SRAM.
348b4315306SDan Handley  */
349b4315306SDan Handley #define BL31_BASE			(ARM_BL_RAM_BASE +		\
350b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
351ecf70f7bSVikram Kanigiri 						PLAT_ARM_MAX_BL31_SIZE)
352b4315306SDan Handley #define BL31_PROGBITS_LIMIT		BL1_RW_BASE
353b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
3544518dd9aSDavid Wang #endif
355b4315306SDan Handley 
356b4315306SDan Handley /*******************************************************************************
357d178637dSJuan Castillo  * BL32 specific defines.
358b4315306SDan Handley  ******************************************************************************/
359b4315306SDan Handley /*
360b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
361b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
362b4315306SDan Handley  * controller.
363b4315306SDan Handley  */
3644518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
3654518dd9aSDavid Wang # define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
3664518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3674518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
3684518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3694518dd9aSDavid Wang # define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
3704518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3714518dd9aSDavid Wang # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
3724518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
3734518dd9aSDavid Wang #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
374b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
375b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
376b4315306SDan Handley # define TSP_PROGBITS_LIMIT		BL2_BASE
377b4315306SDan Handley # define BL32_BASE			ARM_BL_RAM_BASE
378b4315306SDan Handley # define BL32_LIMIT			BL31_BASE
379b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
380b4315306SDan Handley # define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
381b4315306SDan Handley # define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
382b4315306SDan Handley # define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
383b4315306SDan Handley # define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
384b4315306SDan Handley 						+ (1 << 21))
385b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
386b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
387b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
388b4315306SDan Handley # define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
389b4315306SDan Handley # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
390b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
391b4315306SDan Handley #else
392b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
393b4315306SDan Handley #endif
394b4315306SDan Handley 
395877cf3ffSSoby Mathew /* BL32 is mandatory in AArch32 */
396877cf3ffSSoby Mathew #ifndef AARCH32
39781d139d5SAntonio Nino Diaz #ifdef SPD_none
39881d139d5SAntonio Nino Diaz #undef BL32_BASE
39981d139d5SAntonio Nino Diaz #endif /* SPD_none */
400877cf3ffSSoby Mathew #endif
40181d139d5SAntonio Nino Diaz 
402436223deSYatharth Kochar /*******************************************************************************
403436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
404436223deSYatharth Kochar  ******************************************************************************/
405436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
406ba6c31daSSoby Mathew #if ARM_BL31_IN_DRAM || (defined(AARCH32) && !defined(JUNO_AARCH32_EL3_RUNTIME))
4071bd61d0aSYatharth Kochar /*
4081bd61d0aSYatharth Kochar  * For AArch32 BL31 is not applicable.
4091bd61d0aSYatharth Kochar  * For AArch64 BL31 is loaded in the DRAM.
4101bd61d0aSYatharth Kochar  * BL2U extends up to BL1.
4111bd61d0aSYatharth Kochar  */
4124518dd9aSDavid Wang #define BL2U_LIMIT			BL1_RW_BASE
4134518dd9aSDavid Wang #else
4141bd61d0aSYatharth Kochar /* BL2U extends up to BL31. */
415436223deSYatharth Kochar #define BL2U_LIMIT			BL31_BASE
4164518dd9aSDavid Wang #endif
417436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
418843ddee4SYatharth Kochar #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + 0x03EB8000)
419436223deSYatharth Kochar 
420b4315306SDan Handley /*
421b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
422b4315306SDan Handley  */
423b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
424b4315306SDan Handley 
425b4315306SDan Handley 
426e25e6f41SVikram Kanigiri /*
427e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
428e25e6f41SVikram Kanigiri  */
429e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
430e25e6f41SVikram Kanigiri 
431e25e6f41SVikram Kanigiri 
432b4315306SDan Handley #endif /* __ARM_DEF_H__ */
433