1b4315306SDan Handley /* 29edac047SDavid Cunado * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley #ifndef __ARM_DEF_H__ 7b4315306SDan Handley #define __ARM_DEF_H__ 8b4315306SDan Handley 938dce70fSSoby Mathew #include <arch.h> 10b4315306SDan Handley #include <common_def.h> 11b4315306SDan Handley #include <platform_def.h> 12dff93c86SJuan Castillo #include <tbbr_img_def.h> 1353d9c9c8SScott Branden #include <utils_def.h> 14bf75a371SAntonio Nino Diaz #include <xlat_tables_defs.h> 15b4315306SDan Handley 16b4315306SDan Handley 17b4315306SDan Handley /****************************************************************************** 18b4315306SDan Handley * Definitions common to all ARM standard platforms 19b4315306SDan Handley *****************************************************************************/ 20b4315306SDan Handley 21d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */ 22b4315306SDan Handley #define ARM_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL 23b4315306SDan Handley 245f3a6030SSoby Mathew #define ARM_SYSTEM_COUNT 1 25b4315306SDan Handley 26b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT 6 27b4315306SDan Handley 2838dce70fSSoby Mathew /* 2938dce70fSSoby Mathew * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The 3038dce70fSSoby Mathew * power levels have a 1:1 mapping with the MPIDR affinity levels. 3138dce70fSSoby Mathew */ 3238dce70fSSoby Mathew #define ARM_PWR_LVL0 MPIDR_AFFLVL0 3338dce70fSSoby Mathew #define ARM_PWR_LVL1 MPIDR_AFFLVL1 345f3a6030SSoby Mathew #define ARM_PWR_LVL2 MPIDR_AFFLVL2 3538dce70fSSoby Mathew 3638dce70fSSoby Mathew /* 3738dce70fSSoby Mathew * Macros for local power states in ARM platforms encoded by State-ID field 3838dce70fSSoby Mathew * within the power-state parameter. 3938dce70fSSoby Mathew */ 4038dce70fSSoby Mathew /* Local power state for power domains in Run state. */ 4138dce70fSSoby Mathew #define ARM_LOCAL_STATE_RUN 0 4238dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */ 4338dce70fSSoby Mathew #define ARM_LOCAL_STATE_RET 1 4438dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power 4538dce70fSSoby Mathew domains */ 4638dce70fSSoby Mathew #define ARM_LOCAL_STATE_OFF 2 4738dce70fSSoby Mathew 48b4315306SDan Handley /* Memory location options for TSP */ 49b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID 0 50b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID 1 51b4315306SDan Handley #define ARM_DRAM_ID 2 52b4315306SDan Handley 53b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */ 54b4315306SDan Handley #define ARM_TRUSTED_SRAM_BASE 0x04000000 55b4315306SDan Handley #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE 56b4315306SDan Handley #define ARM_SHARED_RAM_SIZE 0x00001000 /* 4 KB */ 57b4315306SDan Handley 58b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */ 59b4315306SDan Handley #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ 60b4315306SDan Handley ARM_SHARED_RAM_SIZE) 61b4315306SDan Handley #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 62b4315306SDan Handley ARM_SHARED_RAM_SIZE) 63b4315306SDan Handley 64b4315306SDan Handley /* 65b4315306SDan Handley * The top 16MB of DRAM1 is configured as secure access only using the TZC 66b4315306SDan Handley * - SCP TZC DRAM: If present, DRAM reserved for SCP use 67b4315306SDan Handley * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use 68b4315306SDan Handley */ 699edac047SDavid Cunado #define ARM_TZC_DRAM1_SIZE ULL(0x01000000) 70b4315306SDan Handley 71b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 72b4315306SDan Handley ARM_DRAM1_SIZE - \ 73b4315306SDan Handley ARM_SCP_TZC_DRAM1_SIZE) 74b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE 75b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ 76b4315306SDan Handley ARM_SCP_TZC_DRAM1_SIZE - 1) 77b4315306SDan Handley 78b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 79b4315306SDan Handley ARM_DRAM1_SIZE - \ 80b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 81b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ 82b4315306SDan Handley ARM_SCP_TZC_DRAM1_SIZE) 83b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ 84b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE - 1) 85b4315306SDan Handley 86e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */ 87e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG 88e60f2af9SSoby Mathew /* 89e60f2af9SSoby Mathew * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell. 90e60f2af9SSoby Mathew * This is required by CryptoCell to authenticate BL33 which is loaded 91e60f2af9SSoby Mathew * into the Non Secure DDR. 92e60f2af9SSoby Mathew */ 93e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD 94e60f2af9SSoby Mathew #else 95e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE 96e60f2af9SSoby Mathew #endif 97e60f2af9SSoby Mathew 9854661cd2SSummer Qin #ifdef SPD_opteed 9954661cd2SSummer Qin /* 10004f72baeSJens Wiklander * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to 10104f72baeSJens Wiklander * load/authenticate the trusted os extra image. The first 512KB of 10204f72baeSJens Wiklander * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading 10304f72baeSJens Wiklander * for OPTEE is paged image which only include the paging part using 10404f72baeSJens Wiklander * virtual memory but without "init" data. OPTEE will copy the "init" data 10504f72baeSJens Wiklander * (from pager image) to the first 512KB of TZC_DRAM, and then copy the 10604f72baeSJens Wiklander * extra image behind the "init" data. 10754661cd2SSummer Qin */ 10804f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ 10904f72baeSJens Wiklander ARM_AP_TZC_DRAM1_SIZE - \ 11004f72baeSJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_SIZE) 11104f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_SIZE 0x400000 11254661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ 11354661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_BASE, \ 11454661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ 11554661cd2SSummer Qin MT_MEMORY | MT_RW | MT_SECURE) 116b3ba6fdaSSoby Mathew 117b3ba6fdaSSoby Mathew /* 118b3ba6fdaSSoby Mathew * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging 119b3ba6fdaSSoby Mathew * support is enabled). 120b3ba6fdaSSoby Mathew */ 121b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ 122b3ba6fdaSSoby Mathew BL32_BASE, \ 123b3ba6fdaSSoby Mathew BL32_LIMIT - BL32_BASE, \ 124b3ba6fdaSSoby Mathew MT_MEMORY | MT_RW | MT_SECURE) 12554661cd2SSummer Qin #endif /* SPD_opteed */ 126b4315306SDan Handley 127b4315306SDan Handley #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE 128b4315306SDan Handley #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ 129b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 130b4315306SDan Handley #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ 131b4315306SDan Handley ARM_NS_DRAM1_SIZE - 1) 132b4315306SDan Handley 1339edac047SDavid Cunado #define ARM_DRAM1_BASE ULL(0x80000000) 1349edac047SDavid Cunado #define ARM_DRAM1_SIZE ULL(0x80000000) 135b4315306SDan Handley #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ 136b4315306SDan Handley ARM_DRAM1_SIZE - 1) 137b4315306SDan Handley 1389edac047SDavid Cunado #define ARM_DRAM2_BASE ULL(0x880000000) 139b4315306SDan Handley #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE 140b4315306SDan Handley #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ 141b4315306SDan Handley ARM_DRAM2_SIZE - 1) 142b4315306SDan Handley 143b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER 29 144b4315306SDan Handley 145b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0 8 146b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1 9 147b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2 10 148b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3 11 149b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4 12 150b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5 13 151b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6 14 152b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7 15 153b4315306SDan Handley 15427573c59SAchin Gupta /* 15527573c59SAchin Gupta * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 15627573c59SAchin Gupta * terminology. On a GICv2 system or mode, the lists will be merged and treated 15727573c59SAchin Gupta * as Group 0 interrupts. 15827573c59SAchin Gupta */ 15927573c59SAchin Gupta #define ARM_G1S_IRQS ARM_IRQ_SEC_PHY_TIMER, \ 16027573c59SAchin Gupta ARM_IRQ_SEC_SGI_1, \ 16127573c59SAchin Gupta ARM_IRQ_SEC_SGI_2, \ 16227573c59SAchin Gupta ARM_IRQ_SEC_SGI_3, \ 16327573c59SAchin Gupta ARM_IRQ_SEC_SGI_4, \ 16427573c59SAchin Gupta ARM_IRQ_SEC_SGI_5, \ 16527573c59SAchin Gupta ARM_IRQ_SEC_SGI_7 16627573c59SAchin Gupta 16727573c59SAchin Gupta #define ARM_G0_IRQS ARM_IRQ_SEC_SGI_0, \ 16827573c59SAchin Gupta ARM_IRQ_SEC_SGI_6 16927573c59SAchin Gupta 170b4315306SDan Handley #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ 171b4315306SDan Handley ARM_SHARED_RAM_BASE, \ 172b4315306SDan Handley ARM_SHARED_RAM_SIZE, \ 17374eb26e4SJuan Castillo MT_DEVICE | MT_RW | MT_SECURE) 174b4315306SDan Handley 175b4315306SDan Handley #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ 176b4315306SDan Handley ARM_NS_DRAM1_BASE, \ 177b4315306SDan Handley ARM_NS_DRAM1_SIZE, \ 178b4315306SDan Handley MT_MEMORY | MT_RW | MT_NS) 179b4315306SDan Handley 180*b09ba056SRoberto Vargas #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ 181*b09ba056SRoberto Vargas ARM_DRAM2_BASE, \ 182*b09ba056SRoberto Vargas ARM_DRAM2_SIZE, \ 183*b09ba056SRoberto Vargas MT_MEMORY | MT_RW | MT_NS) 1843eb2d672SSandrine Bailleux #ifdef SPD_tspd 185*b09ba056SRoberto Vargas 186b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ 187b4315306SDan Handley TSP_SEC_MEM_BASE, \ 188b4315306SDan Handley TSP_SEC_MEM_SIZE, \ 189b4315306SDan Handley MT_MEMORY | MT_RW | MT_SECURE) 1903eb2d672SSandrine Bailleux #endif 191b4315306SDan Handley 1924518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 1934518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ 1944518dd9aSDavid Wang BL31_BASE, \ 1954518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE, \ 1964518dd9aSDavid Wang MT_MEMORY | MT_RW | MT_SECURE) 1974518dd9aSDavid Wang #endif 198b4315306SDan Handley 199b4315306SDan Handley /* 200b4315306SDan Handley * The number of regions like RO(code), coherent and data required by 201b4315306SDan Handley * different BL stages which need to be mapped in the MMU. 202b4315306SDan Handley */ 203b4315306SDan Handley #if USE_COHERENT_MEM 204b4315306SDan Handley #define ARM_BL_REGIONS 3 205b4315306SDan Handley #else 206b4315306SDan Handley #define ARM_BL_REGIONS 2 207b4315306SDan Handley #endif 208b4315306SDan Handley 209b4315306SDan Handley #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ 210b4315306SDan Handley ARM_BL_REGIONS) 211b4315306SDan Handley 212b4315306SDan Handley /* Memory mapped Generic timer interfaces */ 213b4315306SDan Handley #define ARM_SYS_CNTCTL_BASE 0x2a430000 214b4315306SDan Handley #define ARM_SYS_CNTREAD_BASE 0x2a800000 215b4315306SDan Handley #define ARM_SYS_TIMCTL_BASE 0x2a810000 216b4315306SDan Handley 217b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE 115200 218b4315306SDan Handley 2197b4c1405SJuan Castillo /* Trusted Watchdog constants */ 2207b4c1405SJuan Castillo #define ARM_SP805_TWDG_BASE 0x2a490000 2217b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ 32768 2227b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 2237b4c1405SJuan Castillo * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ 2247b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC 128 2257b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ 2267b4c1405SJuan Castillo ARM_TWDG_TIMEOUT_SEC) 2277b4c1405SJuan Castillo 228b4315306SDan Handley /****************************************************************************** 229b4315306SDan Handley * Required platform porting definitions common to all ARM standard platforms 230b4315306SDan Handley *****************************************************************************/ 231b4315306SDan Handley 232*b09ba056SRoberto Vargas /* 233*b09ba056SRoberto Vargas * We need to access DRAM2 from BL2 for PSCI_MEM_PROTECT for 234*b09ba056SRoberto Vargas * AArch64 builds 235*b09ba056SRoberto Vargas */ 236*b09ba056SRoberto Vargas #ifdef AARCH64 237*b09ba056SRoberto Vargas #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 36) 238*b09ba056SRoberto Vargas #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 36) 239*b09ba056SRoberto Vargas #else 240e60e74bdSAntonio Nino Diaz #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32) 241e60e74bdSAntonio Nino Diaz #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32) 242*b09ba056SRoberto Vargas #endif 243*b09ba056SRoberto Vargas 244b4315306SDan Handley 24538dce70fSSoby Mathew /* 24638dce70fSSoby Mathew * This macro defines the deepest retention state possible. A higher state 24738dce70fSSoby Mathew * id will represent an invalid or a power down state. 24838dce70fSSoby Mathew */ 24938dce70fSSoby Mathew #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET 25038dce70fSSoby Mathew 25138dce70fSSoby Mathew /* 25238dce70fSSoby Mathew * This macro defines the deepest power down states possible. Any state ID 25338dce70fSSoby Mathew * higher than this is invalid. 25438dce70fSSoby Mathew */ 25538dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF 25638dce70fSSoby Mathew 257b4315306SDan Handley /* 258b4315306SDan Handley * Some data must be aligned on the biggest cache line size in the platform. 259b4315306SDan Handley * This is known only to the platform as it might have a combination of 260b4315306SDan Handley * integrated and external caches. 261b4315306SDan Handley */ 262b4315306SDan Handley #define CACHE_WRITEBACK_GRANULE (1 << ARM_CACHE_WRITEBACK_SHIFT) 263b4315306SDan Handley 264b4315306SDan Handley 265b4315306SDan Handley /******************************************************************************* 266b4315306SDan Handley * BL1 specific defines. 267b4315306SDan Handley * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of 268b4315306SDan Handley * addresses. 269b4315306SDan Handley ******************************************************************************/ 270b4315306SDan Handley #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE 271b4315306SDan Handley #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ 272b4315306SDan Handley + PLAT_ARM_TRUSTED_ROM_SIZE) 273b4315306SDan Handley /* 274ecf70f7bSVikram Kanigiri * Put BL1 RW at the top of the Trusted SRAM. 275b4315306SDan Handley */ 276b4315306SDan Handley #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ 277b4315306SDan Handley ARM_BL_RAM_SIZE - \ 278ecf70f7bSVikram Kanigiri PLAT_ARM_MAX_BL1_RW_SIZE) 279b4315306SDan Handley #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 280b4315306SDan Handley 281b4315306SDan Handley /******************************************************************************* 282b4315306SDan Handley * BL2 specific defines. 283b4315306SDan Handley ******************************************************************************/ 284ba6c31daSSoby Mathew #if ARM_BL31_IN_DRAM || (defined(AARCH32) && !defined(JUNO_AARCH32_EL3_RUNTIME)) 2854518dd9aSDavid Wang /* 286a4409008Sdp-arm * For AArch32 BL31 is not applicable. 287a4409008Sdp-arm * For AArch64 BL31 is loaded in the DRAM. 2884518dd9aSDavid Wang * Put BL2 just below BL1. 2894518dd9aSDavid Wang */ 2904518dd9aSDavid Wang #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) 2914518dd9aSDavid Wang #define BL2_LIMIT BL1_RW_BASE 2924518dd9aSDavid Wang #else 293b4315306SDan Handley /* 294ecf70f7bSVikram Kanigiri * Put BL2 just below BL31. 295b4315306SDan Handley */ 296ecf70f7bSVikram Kanigiri #define BL2_BASE (BL31_BASE - PLAT_ARM_MAX_BL2_SIZE) 297b4315306SDan Handley #define BL2_LIMIT BL31_BASE 2984518dd9aSDavid Wang #endif 299b4315306SDan Handley 300b4315306SDan Handley /******************************************************************************* 301d178637dSJuan Castillo * BL31 specific defines. 302b4315306SDan Handley ******************************************************************************/ 3034518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 3044518dd9aSDavid Wang /* 3054518dd9aSDavid Wang * Put BL31 at the bottom of TZC secured DRAM 3064518dd9aSDavid Wang */ 3074518dd9aSDavid Wang #define BL31_BASE ARM_AP_TZC_DRAM1_BASE 3084518dd9aSDavid Wang #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 3094518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 310fd5763eaSQixiang Xu #elif (RESET_TO_BL31) 311fd5763eaSQixiang Xu /* 312fd5763eaSQixiang Xu * Put BL31_BASE in the middle of the Trusted SRAM. 313fd5763eaSQixiang Xu */ 314fd5763eaSQixiang Xu #define BL31_BASE (ARM_TRUSTED_SRAM_BASE + \ 315fd5763eaSQixiang Xu (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1)) 316fd5763eaSQixiang Xu #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 3174518dd9aSDavid Wang #else 318b4315306SDan Handley /* 319ecf70f7bSVikram Kanigiri * Put BL31 at the top of the Trusted SRAM. 320b4315306SDan Handley */ 321b4315306SDan Handley #define BL31_BASE (ARM_BL_RAM_BASE + \ 322b4315306SDan Handley ARM_BL_RAM_SIZE - \ 323ecf70f7bSVikram Kanigiri PLAT_ARM_MAX_BL31_SIZE) 324b4315306SDan Handley #define BL31_PROGBITS_LIMIT BL1_RW_BASE 325b4315306SDan Handley #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 3264518dd9aSDavid Wang #endif 327b4315306SDan Handley 328b4315306SDan Handley /******************************************************************************* 329d178637dSJuan Castillo * BL32 specific defines. 330b4315306SDan Handley ******************************************************************************/ 331b4315306SDan Handley /* 332b4315306SDan Handley * On ARM standard platforms, the TSP can execute from Trusted SRAM, 333b4315306SDan Handley * Trusted DRAM (if available) or the DRAM region secured by the TrustZone 334b4315306SDan Handley * controller. 335b4315306SDan Handley */ 3364518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 3374518dd9aSDavid Wang # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ 3384518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 3394518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ 3404518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 3414518dd9aSDavid Wang # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ 3424518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 3434518dd9aSDavid Wang # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 3444518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) 3454518dd9aSDavid Wang #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID 346b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE 347b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE 348b4315306SDan Handley # define TSP_PROGBITS_LIMIT BL2_BASE 349b4315306SDan Handley # define BL32_BASE ARM_BL_RAM_BASE 350b4315306SDan Handley # define BL32_LIMIT BL31_BASE 351b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID 352b4315306SDan Handley # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE 353b4315306SDan Handley # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE 354b4315306SDan Handley # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE 355b4315306SDan Handley # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ 356b4315306SDan Handley + (1 << 21)) 357b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID 358b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE 359b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE 360b4315306SDan Handley # define BL32_BASE ARM_AP_TZC_DRAM1_BASE 361b4315306SDan Handley # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 362b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE) 363b4315306SDan Handley #else 364b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" 365b4315306SDan Handley #endif 366b4315306SDan Handley 367877cf3ffSSoby Mathew /* BL32 is mandatory in AArch32 */ 368877cf3ffSSoby Mathew #ifndef AARCH32 36981d139d5SAntonio Nino Diaz #ifdef SPD_none 37081d139d5SAntonio Nino Diaz #undef BL32_BASE 37181d139d5SAntonio Nino Diaz #endif /* SPD_none */ 372877cf3ffSSoby Mathew #endif 37381d139d5SAntonio Nino Diaz 374436223deSYatharth Kochar /******************************************************************************* 375436223deSYatharth Kochar * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. 376436223deSYatharth Kochar ******************************************************************************/ 377436223deSYatharth Kochar #define BL2U_BASE BL2_BASE 378ba6c31daSSoby Mathew #if ARM_BL31_IN_DRAM || (defined(AARCH32) && !defined(JUNO_AARCH32_EL3_RUNTIME)) 3791bd61d0aSYatharth Kochar /* 3801bd61d0aSYatharth Kochar * For AArch32 BL31 is not applicable. 3811bd61d0aSYatharth Kochar * For AArch64 BL31 is loaded in the DRAM. 3821bd61d0aSYatharth Kochar * BL2U extends up to BL1. 3831bd61d0aSYatharth Kochar */ 3844518dd9aSDavid Wang #define BL2U_LIMIT BL1_RW_BASE 3854518dd9aSDavid Wang #else 3861bd61d0aSYatharth Kochar /* BL2U extends up to BL31. */ 387436223deSYatharth Kochar #define BL2U_LIMIT BL31_BASE 3884518dd9aSDavid Wang #endif 389436223deSYatharth Kochar #define NS_BL2U_BASE ARM_NS_DRAM1_BASE 390843ddee4SYatharth Kochar #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + 0x03EB8000) 391436223deSYatharth Kochar 392b4315306SDan Handley /* 393b4315306SDan Handley * ID of the secure physical generic timer interrupt used by the TSP. 394b4315306SDan Handley */ 395b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 396b4315306SDan Handley 397b4315306SDan Handley 398e25e6f41SVikram Kanigiri /* 399e25e6f41SVikram Kanigiri * One cache line needed for bakery locks on ARM platforms 400e25e6f41SVikram Kanigiri */ 401e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) 402e25e6f41SVikram Kanigiri 403e25e6f41SVikram Kanigiri 404b4315306SDan Handley #endif /* __ARM_DEF_H__ */ 405