1b4315306SDan Handley /* 29edac047SDavid Cunado * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley #ifndef __ARM_DEF_H__ 7b4315306SDan Handley #define __ARM_DEF_H__ 8b4315306SDan Handley 938dce70fSSoby Mathew #include <arch.h> 10b4315306SDan Handley #include <common_def.h> 11b4315306SDan Handley #include <platform_def.h> 12dff93c86SJuan Castillo #include <tbbr_img_def.h> 1353d9c9c8SScott Branden #include <utils_def.h> 14bf75a371SAntonio Nino Diaz #include <xlat_tables_defs.h> 15b4315306SDan Handley 16b4315306SDan Handley 17b4315306SDan Handley /****************************************************************************** 18b4315306SDan Handley * Definitions common to all ARM standard platforms 19b4315306SDan Handley *****************************************************************************/ 20b4315306SDan Handley 21d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */ 22b4315306SDan Handley #define ARM_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL 23b4315306SDan Handley 245f3a6030SSoby Mathew #define ARM_SYSTEM_COUNT 1 25b4315306SDan Handley 26b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT 6 27b4315306SDan Handley 2838dce70fSSoby Mathew /* 2938dce70fSSoby Mathew * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The 3038dce70fSSoby Mathew * power levels have a 1:1 mapping with the MPIDR affinity levels. 3138dce70fSSoby Mathew */ 3238dce70fSSoby Mathew #define ARM_PWR_LVL0 MPIDR_AFFLVL0 3338dce70fSSoby Mathew #define ARM_PWR_LVL1 MPIDR_AFFLVL1 345f3a6030SSoby Mathew #define ARM_PWR_LVL2 MPIDR_AFFLVL2 3538dce70fSSoby Mathew 3638dce70fSSoby Mathew /* 3738dce70fSSoby Mathew * Macros for local power states in ARM platforms encoded by State-ID field 3838dce70fSSoby Mathew * within the power-state parameter. 3938dce70fSSoby Mathew */ 4038dce70fSSoby Mathew /* Local power state for power domains in Run state. */ 4138dce70fSSoby Mathew #define ARM_LOCAL_STATE_RUN 0 4238dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */ 4338dce70fSSoby Mathew #define ARM_LOCAL_STATE_RET 1 4438dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power 4538dce70fSSoby Mathew domains */ 4638dce70fSSoby Mathew #define ARM_LOCAL_STATE_OFF 2 4738dce70fSSoby Mathew 48b4315306SDan Handley /* Memory location options for TSP */ 49b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID 0 50b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID 1 51b4315306SDan Handley #define ARM_DRAM_ID 2 52b4315306SDan Handley 53b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */ 54b4315306SDan Handley #define ARM_TRUSTED_SRAM_BASE 0x04000000 55b4315306SDan Handley #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE 56b4315306SDan Handley #define ARM_SHARED_RAM_SIZE 0x00001000 /* 4 KB */ 57b4315306SDan Handley 58b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */ 59b4315306SDan Handley #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ 60b4315306SDan Handley ARM_SHARED_RAM_SIZE) 61b4315306SDan Handley #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 62b4315306SDan Handley ARM_SHARED_RAM_SIZE) 63b4315306SDan Handley 64b4315306SDan Handley /* 65b4315306SDan Handley * The top 16MB of DRAM1 is configured as secure access only using the TZC 66b4315306SDan Handley * - SCP TZC DRAM: If present, DRAM reserved for SCP use 67b4315306SDan Handley * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use 68b4315306SDan Handley */ 699edac047SDavid Cunado #define ARM_TZC_DRAM1_SIZE ULL(0x01000000) 70b4315306SDan Handley 71b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 72b4315306SDan Handley ARM_DRAM1_SIZE - \ 73b4315306SDan Handley ARM_SCP_TZC_DRAM1_SIZE) 74b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE 75b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ 76b4315306SDan Handley ARM_SCP_TZC_DRAM1_SIZE - 1) 77b4315306SDan Handley 78*a22dffc6SSoby Mathew /* 79*a22dffc6SSoby Mathew * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime 80*a22dffc6SSoby Mathew * firmware. This region is meant to be NOLOAD and will not be zero 81*a22dffc6SSoby Mathew * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be 82*a22dffc6SSoby Mathew * placed here. 83*a22dffc6SSoby Mathew */ 84*a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE) 85*a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_SIZE ULL(0x00200000) /* 2 MB */ 86*a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \ 87*a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_SIZE - 1) 88*a22dffc6SSoby Mathew 89b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 90b4315306SDan Handley ARM_DRAM1_SIZE - \ 91b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 92b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ 93*a22dffc6SSoby Mathew (ARM_SCP_TZC_DRAM1_SIZE + \ 94*a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_SIZE)) 95b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ 96b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE - 1) 97b4315306SDan Handley 98e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */ 99e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG 100e60f2af9SSoby Mathew /* 101e60f2af9SSoby Mathew * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell. 102e60f2af9SSoby Mathew * This is required by CryptoCell to authenticate BL33 which is loaded 103e60f2af9SSoby Mathew * into the Non Secure DDR. 104e60f2af9SSoby Mathew */ 105e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD 106e60f2af9SSoby Mathew #else 107e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE 108e60f2af9SSoby Mathew #endif 109e60f2af9SSoby Mathew 11054661cd2SSummer Qin #ifdef SPD_opteed 11154661cd2SSummer Qin /* 11204f72baeSJens Wiklander * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to 11304f72baeSJens Wiklander * load/authenticate the trusted os extra image. The first 512KB of 11404f72baeSJens Wiklander * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading 11504f72baeSJens Wiklander * for OPTEE is paged image which only include the paging part using 11604f72baeSJens Wiklander * virtual memory but without "init" data. OPTEE will copy the "init" data 11704f72baeSJens Wiklander * (from pager image) to the first 512KB of TZC_DRAM, and then copy the 11804f72baeSJens Wiklander * extra image behind the "init" data. 11954661cd2SSummer Qin */ 12004f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ 12104f72baeSJens Wiklander ARM_AP_TZC_DRAM1_SIZE - \ 12204f72baeSJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_SIZE) 12304f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_SIZE 0x400000 12454661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ 12554661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_BASE, \ 12654661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ 12754661cd2SSummer Qin MT_MEMORY | MT_RW | MT_SECURE) 128b3ba6fdaSSoby Mathew 129b3ba6fdaSSoby Mathew /* 130b3ba6fdaSSoby Mathew * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging 131b3ba6fdaSSoby Mathew * support is enabled). 132b3ba6fdaSSoby Mathew */ 133b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ 134b3ba6fdaSSoby Mathew BL32_BASE, \ 135b3ba6fdaSSoby Mathew BL32_LIMIT - BL32_BASE, \ 136b3ba6fdaSSoby Mathew MT_MEMORY | MT_RW | MT_SECURE) 13754661cd2SSummer Qin #endif /* SPD_opteed */ 138b4315306SDan Handley 139b4315306SDan Handley #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE 140b4315306SDan Handley #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ 141b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 142b4315306SDan Handley #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ 143b4315306SDan Handley ARM_NS_DRAM1_SIZE - 1) 144b4315306SDan Handley 1459edac047SDavid Cunado #define ARM_DRAM1_BASE ULL(0x80000000) 1469edac047SDavid Cunado #define ARM_DRAM1_SIZE ULL(0x80000000) 147b4315306SDan Handley #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ 148b4315306SDan Handley ARM_DRAM1_SIZE - 1) 149b4315306SDan Handley 1509edac047SDavid Cunado #define ARM_DRAM2_BASE ULL(0x880000000) 151b4315306SDan Handley #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE 152b4315306SDan Handley #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ 153b4315306SDan Handley ARM_DRAM2_SIZE - 1) 154b4315306SDan Handley 155b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER 29 156b4315306SDan Handley 157b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0 8 158b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1 9 159b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2 10 160b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3 11 161b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4 12 162b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5 13 163b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6 14 164b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7 15 165b4315306SDan Handley 16627573c59SAchin Gupta /* 16727573c59SAchin Gupta * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 16827573c59SAchin Gupta * terminology. On a GICv2 system or mode, the lists will be merged and treated 16927573c59SAchin Gupta * as Group 0 interrupts. 17027573c59SAchin Gupta */ 17127573c59SAchin Gupta #define ARM_G1S_IRQS ARM_IRQ_SEC_PHY_TIMER, \ 17227573c59SAchin Gupta ARM_IRQ_SEC_SGI_1, \ 17327573c59SAchin Gupta ARM_IRQ_SEC_SGI_2, \ 17427573c59SAchin Gupta ARM_IRQ_SEC_SGI_3, \ 17527573c59SAchin Gupta ARM_IRQ_SEC_SGI_4, \ 17627573c59SAchin Gupta ARM_IRQ_SEC_SGI_5, \ 17727573c59SAchin Gupta ARM_IRQ_SEC_SGI_7 17827573c59SAchin Gupta 17927573c59SAchin Gupta #define ARM_G0_IRQS ARM_IRQ_SEC_SGI_0, \ 18027573c59SAchin Gupta ARM_IRQ_SEC_SGI_6 18127573c59SAchin Gupta 182b4315306SDan Handley #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ 183b4315306SDan Handley ARM_SHARED_RAM_BASE, \ 184b4315306SDan Handley ARM_SHARED_RAM_SIZE, \ 18574eb26e4SJuan Castillo MT_DEVICE | MT_RW | MT_SECURE) 186b4315306SDan Handley 187b4315306SDan Handley #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ 188b4315306SDan Handley ARM_NS_DRAM1_BASE, \ 189b4315306SDan Handley ARM_NS_DRAM1_SIZE, \ 190b4315306SDan Handley MT_MEMORY | MT_RW | MT_NS) 191b4315306SDan Handley 192b09ba056SRoberto Vargas #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ 193b09ba056SRoberto Vargas ARM_DRAM2_BASE, \ 194b09ba056SRoberto Vargas ARM_DRAM2_SIZE, \ 195b09ba056SRoberto Vargas MT_MEMORY | MT_RW | MT_NS) 1963eb2d672SSandrine Bailleux #ifdef SPD_tspd 197b09ba056SRoberto Vargas 198b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ 199b4315306SDan Handley TSP_SEC_MEM_BASE, \ 200b4315306SDan Handley TSP_SEC_MEM_SIZE, \ 201b4315306SDan Handley MT_MEMORY | MT_RW | MT_SECURE) 2023eb2d672SSandrine Bailleux #endif 203b4315306SDan Handley 2044518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 2054518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ 2064518dd9aSDavid Wang BL31_BASE, \ 2074518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE, \ 2084518dd9aSDavid Wang MT_MEMORY | MT_RW | MT_SECURE) 2094518dd9aSDavid Wang #endif 210b4315306SDan Handley 211*a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \ 212*a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_BASE, \ 213*a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_SIZE, \ 214*a22dffc6SSoby Mathew MT_MEMORY | MT_RW | MT_SECURE) 215*a22dffc6SSoby Mathew 216b4315306SDan Handley /* 217b4315306SDan Handley * The number of regions like RO(code), coherent and data required by 218b4315306SDan Handley * different BL stages which need to be mapped in the MMU. 219b4315306SDan Handley */ 220b4315306SDan Handley #if USE_COHERENT_MEM 221b4315306SDan Handley #define ARM_BL_REGIONS 3 222b4315306SDan Handley #else 223b4315306SDan Handley #define ARM_BL_REGIONS 2 224b4315306SDan Handley #endif 225b4315306SDan Handley 226b4315306SDan Handley #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ 227b4315306SDan Handley ARM_BL_REGIONS) 228b4315306SDan Handley 229b4315306SDan Handley /* Memory mapped Generic timer interfaces */ 230b4315306SDan Handley #define ARM_SYS_CNTCTL_BASE 0x2a430000 231b4315306SDan Handley #define ARM_SYS_CNTREAD_BASE 0x2a800000 232b4315306SDan Handley #define ARM_SYS_TIMCTL_BASE 0x2a810000 233b4315306SDan Handley 234b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE 115200 235b4315306SDan Handley 2367b4c1405SJuan Castillo /* Trusted Watchdog constants */ 2377b4c1405SJuan Castillo #define ARM_SP805_TWDG_BASE 0x2a490000 2387b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ 32768 2397b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 2407b4c1405SJuan Castillo * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ 2417b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC 128 2427b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ 2437b4c1405SJuan Castillo ARM_TWDG_TIMEOUT_SEC) 2447b4c1405SJuan Castillo 245b4315306SDan Handley /****************************************************************************** 246b4315306SDan Handley * Required platform porting definitions common to all ARM standard platforms 247b4315306SDan Handley *****************************************************************************/ 248b4315306SDan Handley 249b09ba056SRoberto Vargas /* 250b09ba056SRoberto Vargas * We need to access DRAM2 from BL2 for PSCI_MEM_PROTECT for 251b09ba056SRoberto Vargas * AArch64 builds 252b09ba056SRoberto Vargas */ 253b09ba056SRoberto Vargas #ifdef AARCH64 254b09ba056SRoberto Vargas #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 36) 255b09ba056SRoberto Vargas #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 36) 256b09ba056SRoberto Vargas #else 257e60e74bdSAntonio Nino Diaz #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32) 258e60e74bdSAntonio Nino Diaz #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32) 259b09ba056SRoberto Vargas #endif 260b09ba056SRoberto Vargas 261b4315306SDan Handley 26238dce70fSSoby Mathew /* 26338dce70fSSoby Mathew * This macro defines the deepest retention state possible. A higher state 26438dce70fSSoby Mathew * id will represent an invalid or a power down state. 26538dce70fSSoby Mathew */ 26638dce70fSSoby Mathew #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET 26738dce70fSSoby Mathew 26838dce70fSSoby Mathew /* 26938dce70fSSoby Mathew * This macro defines the deepest power down states possible. Any state ID 27038dce70fSSoby Mathew * higher than this is invalid. 27138dce70fSSoby Mathew */ 27238dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF 27338dce70fSSoby Mathew 274b4315306SDan Handley /* 275b4315306SDan Handley * Some data must be aligned on the biggest cache line size in the platform. 276b4315306SDan Handley * This is known only to the platform as it might have a combination of 277b4315306SDan Handley * integrated and external caches. 278b4315306SDan Handley */ 279b4315306SDan Handley #define CACHE_WRITEBACK_GRANULE (1 << ARM_CACHE_WRITEBACK_SHIFT) 280b4315306SDan Handley 281b4315306SDan Handley 282b4315306SDan Handley /******************************************************************************* 283b4315306SDan Handley * BL1 specific defines. 284b4315306SDan Handley * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of 285b4315306SDan Handley * addresses. 286b4315306SDan Handley ******************************************************************************/ 287b4315306SDan Handley #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE 288b4315306SDan Handley #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ 289b4315306SDan Handley + PLAT_ARM_TRUSTED_ROM_SIZE) 290b4315306SDan Handley /* 291ecf70f7bSVikram Kanigiri * Put BL1 RW at the top of the Trusted SRAM. 292b4315306SDan Handley */ 293b4315306SDan Handley #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ 294b4315306SDan Handley ARM_BL_RAM_SIZE - \ 295ecf70f7bSVikram Kanigiri PLAT_ARM_MAX_BL1_RW_SIZE) 296b4315306SDan Handley #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 297b4315306SDan Handley 298b4315306SDan Handley /******************************************************************************* 299b4315306SDan Handley * BL2 specific defines. 300b4315306SDan Handley ******************************************************************************/ 301ba6c31daSSoby Mathew #if ARM_BL31_IN_DRAM || (defined(AARCH32) && !defined(JUNO_AARCH32_EL3_RUNTIME)) 3024518dd9aSDavid Wang /* 303a4409008Sdp-arm * For AArch32 BL31 is not applicable. 304a4409008Sdp-arm * For AArch64 BL31 is loaded in the DRAM. 3054518dd9aSDavid Wang * Put BL2 just below BL1. 3064518dd9aSDavid Wang */ 3074518dd9aSDavid Wang #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) 3084518dd9aSDavid Wang #define BL2_LIMIT BL1_RW_BASE 3094518dd9aSDavid Wang #else 310b4315306SDan Handley /* 311ecf70f7bSVikram Kanigiri * Put BL2 just below BL31. 312b4315306SDan Handley */ 313ecf70f7bSVikram Kanigiri #define BL2_BASE (BL31_BASE - PLAT_ARM_MAX_BL2_SIZE) 314b4315306SDan Handley #define BL2_LIMIT BL31_BASE 3154518dd9aSDavid Wang #endif 316b4315306SDan Handley 317b4315306SDan Handley /******************************************************************************* 318d178637dSJuan Castillo * BL31 specific defines. 319b4315306SDan Handley ******************************************************************************/ 3204518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 3214518dd9aSDavid Wang /* 3224518dd9aSDavid Wang * Put BL31 at the bottom of TZC secured DRAM 3234518dd9aSDavid Wang */ 3244518dd9aSDavid Wang #define BL31_BASE ARM_AP_TZC_DRAM1_BASE 3254518dd9aSDavid Wang #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 3264518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 327fd5763eaSQixiang Xu #elif (RESET_TO_BL31) 328fd5763eaSQixiang Xu /* 329fd5763eaSQixiang Xu * Put BL31_BASE in the middle of the Trusted SRAM. 330fd5763eaSQixiang Xu */ 331fd5763eaSQixiang Xu #define BL31_BASE (ARM_TRUSTED_SRAM_BASE + \ 332fd5763eaSQixiang Xu (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1)) 333fd5763eaSQixiang Xu #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 3344518dd9aSDavid Wang #else 335b4315306SDan Handley /* 336ecf70f7bSVikram Kanigiri * Put BL31 at the top of the Trusted SRAM. 337b4315306SDan Handley */ 338b4315306SDan Handley #define BL31_BASE (ARM_BL_RAM_BASE + \ 339b4315306SDan Handley ARM_BL_RAM_SIZE - \ 340ecf70f7bSVikram Kanigiri PLAT_ARM_MAX_BL31_SIZE) 341b4315306SDan Handley #define BL31_PROGBITS_LIMIT BL1_RW_BASE 342b4315306SDan Handley #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 3434518dd9aSDavid Wang #endif 344b4315306SDan Handley 345b4315306SDan Handley /******************************************************************************* 346d178637dSJuan Castillo * BL32 specific defines. 347b4315306SDan Handley ******************************************************************************/ 348b4315306SDan Handley /* 349b4315306SDan Handley * On ARM standard platforms, the TSP can execute from Trusted SRAM, 350b4315306SDan Handley * Trusted DRAM (if available) or the DRAM region secured by the TrustZone 351b4315306SDan Handley * controller. 352b4315306SDan Handley */ 3534518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 3544518dd9aSDavid Wang # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ 3554518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 3564518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ 3574518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 3584518dd9aSDavid Wang # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ 3594518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 3604518dd9aSDavid Wang # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 3614518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) 3624518dd9aSDavid Wang #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID 363b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE 364b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE 365b4315306SDan Handley # define TSP_PROGBITS_LIMIT BL2_BASE 366b4315306SDan Handley # define BL32_BASE ARM_BL_RAM_BASE 367b4315306SDan Handley # define BL32_LIMIT BL31_BASE 368b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID 369b4315306SDan Handley # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE 370b4315306SDan Handley # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE 371b4315306SDan Handley # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE 372b4315306SDan Handley # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ 373b4315306SDan Handley + (1 << 21)) 374b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID 375b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE 376b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE 377b4315306SDan Handley # define BL32_BASE ARM_AP_TZC_DRAM1_BASE 378b4315306SDan Handley # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 379b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE) 380b4315306SDan Handley #else 381b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" 382b4315306SDan Handley #endif 383b4315306SDan Handley 384877cf3ffSSoby Mathew /* BL32 is mandatory in AArch32 */ 385877cf3ffSSoby Mathew #ifndef AARCH32 38681d139d5SAntonio Nino Diaz #ifdef SPD_none 38781d139d5SAntonio Nino Diaz #undef BL32_BASE 38881d139d5SAntonio Nino Diaz #endif /* SPD_none */ 389877cf3ffSSoby Mathew #endif 39081d139d5SAntonio Nino Diaz 391436223deSYatharth Kochar /******************************************************************************* 392436223deSYatharth Kochar * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. 393436223deSYatharth Kochar ******************************************************************************/ 394436223deSYatharth Kochar #define BL2U_BASE BL2_BASE 395ba6c31daSSoby Mathew #if ARM_BL31_IN_DRAM || (defined(AARCH32) && !defined(JUNO_AARCH32_EL3_RUNTIME)) 3961bd61d0aSYatharth Kochar /* 3971bd61d0aSYatharth Kochar * For AArch32 BL31 is not applicable. 3981bd61d0aSYatharth Kochar * For AArch64 BL31 is loaded in the DRAM. 3991bd61d0aSYatharth Kochar * BL2U extends up to BL1. 4001bd61d0aSYatharth Kochar */ 4014518dd9aSDavid Wang #define BL2U_LIMIT BL1_RW_BASE 4024518dd9aSDavid Wang #else 4031bd61d0aSYatharth Kochar /* BL2U extends up to BL31. */ 404436223deSYatharth Kochar #define BL2U_LIMIT BL31_BASE 4054518dd9aSDavid Wang #endif 406436223deSYatharth Kochar #define NS_BL2U_BASE ARM_NS_DRAM1_BASE 407843ddee4SYatharth Kochar #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + 0x03EB8000) 408436223deSYatharth Kochar 409b4315306SDan Handley /* 410b4315306SDan Handley * ID of the secure physical generic timer interrupt used by the TSP. 411b4315306SDan Handley */ 412b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 413b4315306SDan Handley 414b4315306SDan Handley 415e25e6f41SVikram Kanigiri /* 416e25e6f41SVikram Kanigiri * One cache line needed for bakery locks on ARM platforms 417e25e6f41SVikram Kanigiri */ 418e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) 419e25e6f41SVikram Kanigiri 420e25e6f41SVikram Kanigiri 421b4315306SDan Handley #endif /* __ARM_DEF_H__ */ 422