xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision 6b2e961fb1428c3fe213c524164a00fcaee495c4)
1b4315306SDan Handley /*
282685904SAlexeiFedorov  * Copyright (c) 2015-2023, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H
71083b2b3SAntonio Nino Diaz #define ARM_DEF_H
8b4315306SDan Handley 
909d40e0eSAntonio Nino Diaz #include <arch.h>
1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
1109d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h>
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h>
1553adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h>
1609d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h>
17b4315306SDan Handley 
18b4315306SDan Handley /******************************************************************************
19b4315306SDan Handley  * Definitions common to all ARM standard platforms
20b4315306SDan Handley  *****************************************************************************/
21b4315306SDan Handley 
22a6ffddecSMax Shvetsov /*
235f899286Slaurenw-arm  * Root of trust key lengths
24a6ffddecSMax Shvetsov  */
25a6ffddecSMax Shvetsov #define ARM_ROTPK_HEADER_LEN		19
26a6ffddecSMax Shvetsov #define ARM_ROTPK_HASH_LEN		32
275f899286Slaurenw-arm /* ARM_ROTPK_KEY_LEN includes DER header + raw key material */
285f899286Slaurenw-arm #define ARM_ROTPK_KEY_LEN		294
29a6ffddecSMax Shvetsov 
30d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
31f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL		ULL(0x0f1e2d3c4b5a6978)
32b4315306SDan Handley 
335b33ad17SDeepika Bhavnani #define ARM_SYSTEM_COUNT		U(1)
34b4315306SDan Handley 
35b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
36b4315306SDan Handley 
3738dce70fSSoby Mathew /*
3838dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
3938dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
4038dce70fSSoby Mathew  */
4138dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
4238dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
435f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
440e27faf4SChandni Cherukuri #define ARM_PWR_LVL3		MPIDR_AFFLVL3
4538dce70fSSoby Mathew 
4638dce70fSSoby Mathew /*
4738dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
4838dce70fSSoby Mathew  *  within the power-state parameter.
4938dce70fSSoby Mathew  */
5038dce70fSSoby Mathew /* Local power state for power domains in Run state. */
511083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN	U(0)
5238dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
531083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET	U(1)
5438dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
5538dce70fSSoby Mathew    domains */
561083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF	U(2)
5738dce70fSSoby Mathew 
58b4315306SDan Handley /* Memory location options for TSP */
59b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
60b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
61b4315306SDan Handley #define ARM_DRAM_ID			2
62b4315306SDan Handley 
635fb061e7SGary Morrison #ifdef PLAT_ARM_TRUSTED_SRAM_BASE
6403b201c0Slaurenw-arm #define ARM_TRUSTED_SRAM_BASE		PLAT_ARM_TRUSTED_SRAM_BASE
6503b201c0Slaurenw-arm #else
66af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE		UL(0x04000000)
675fb061e7SGary Morrison #endif /* PLAT_ARM_TRUSTED_SRAM_BASE */
6803b201c0Slaurenw-arm 
69b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
70af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE		UL(0x00001000)	/* 4 KB */
71b4315306SDan Handley 
72b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
73b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
74b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
75b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
76b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
77b4315306SDan Handley 
78b4315306SDan Handley /*
79c8720729SZelalem Aweke  * The top 16MB (or 64MB if RME is enabled) of DRAM1 is configured as
80c8720729SZelalem Aweke  * follows:
81b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
82c8720729SZelalem Aweke  *   - L1 GPT DRAM: Reserved for L1 GPT if RME is enabled
83c8720729SZelalem Aweke  *   - REALM DRAM: Reserved for Realm world if RME is enabled
848c980a4aSJavier Almansa Sobrino  *   - TF-A <-> RMM SHARED: Area shared for communication between TF-A and RMM
85*6b2e961fSManish V Badarkhe  *   - Event Log: Area for Event Log if MEASURED_BOOT feature is enabled
86b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
87c8720729SZelalem Aweke  *
88c8720729SZelalem Aweke  *              RME enabled(64MB)                RME not enabled(16MB)
89c8720729SZelalem Aweke  *              --------------------             -------------------
90c8720729SZelalem Aweke  *              |                  |             |                 |
91c8720729SZelalem Aweke  *              |  AP TZC (~28MB)  |             |  AP TZC (~14MB) |
92c8720729SZelalem Aweke  *              --------------------             -------------------
93*6b2e961fSManish V Badarkhe  *              |     Event Log    |             |     Event Log   |
94*6b2e961fSManish V Badarkhe  *              |      (4KB)       |             |      (4KB)      |
95*6b2e961fSManish V Badarkhe  *              --------------------             -------------------
96*6b2e961fSManish V Badarkhe  *              |   REALM (RMM)    |             |                 |
97*6b2e961fSManish V Badarkhe  *              |   (32MB - 4KB)   |             |  EL3 TZC (2MB)  |
98*6b2e961fSManish V Badarkhe  *              --------------------             -------------------
99c8720729SZelalem Aweke  *              |                  |             |                 |
100*6b2e961fSManish V Badarkhe  *              |   TF-A <-> RMM   |             |    SCP TZC      |
101*6b2e961fSManish V Badarkhe  *              |   SHARED (4KB)   |  0xFFFF_FFFF-------------------
1028c980a4aSJavier Almansa Sobrino  *              --------------------
1038c980a4aSJavier Almansa Sobrino  *              |                  |
1048c980a4aSJavier Almansa Sobrino  *              |  EL3 TZC (3MB)   |
1058c980a4aSJavier Almansa Sobrino  *              --------------------
106c8720729SZelalem Aweke  *              | L1 GPT + SCP TZC |
107c8720729SZelalem Aweke  *              |       (~1MB)     |
108c8720729SZelalem Aweke  *  0xFFFF_FFFF --------------------
109b4315306SDan Handley  */
110c8720729SZelalem Aweke #if ENABLE_RME
111c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE              UL(0x04000000) /* 64MB */
112c8720729SZelalem Aweke /*
113c8720729SZelalem Aweke  * Define a region within the TZC secured DRAM for use by EL3 runtime
114c8720729SZelalem Aweke  * firmware. This region is meant to be NOLOAD and will not be zero
115da04341eSChris Kay  * initialized. Data sections with the attribute `.arm_el3_tzc_dram` will be
116c8720729SZelalem Aweke  * placed here. 3MB region is reserved if RME is enabled, 2MB otherwise.
117c8720729SZelalem Aweke  */
118c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE		UL(0x00300000) /* 3MB */
119c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE			UL(0x00100000) /* 1MB */
1208c980a4aSJavier Almansa Sobrino /* 32MB - ARM_EL3_RMM_SHARED_SIZE */
1218c980a4aSJavier Almansa Sobrino #define ARM_REALM_SIZE			(UL(0x02000000) -		\
1228c980a4aSJavier Almansa Sobrino 						ARM_EL3_RMM_SHARED_SIZE)
1238c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_SIZE		(PAGE_SIZE)    /* 4KB */
124c8720729SZelalem Aweke #else
125c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE		UL(0x01000000) /* 16MB */
126c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE		UL(0x00200000) /* 2MB */
127c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE			UL(0)
128c8720729SZelalem Aweke #define ARM_REALM_SIZE			UL(0)
1298c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_SIZE		UL(0)
130c8720729SZelalem Aweke #endif /* ENABLE_RME */
131b4315306SDan Handley 
132b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
133b4315306SDan Handley 					ARM_DRAM1_SIZE -		\
134c8720729SZelalem Aweke 					(ARM_SCP_TZC_DRAM1_SIZE +	\
135c8720729SZelalem Aweke 					ARM_L1_GPT_SIZE))
136b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
137b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
1387b4e1fbbSAlexei Fedorov 					ARM_SCP_TZC_DRAM1_SIZE - 1U)
139*6b2e961fSManish V Badarkhe 
140*6b2e961fSManish V Badarkhe # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \
141*6b2e961fSManish V Badarkhe MEASURED_BOOT
142*6b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_SIZE	UL(0x00001000)	/* 4KB */
143*6b2e961fSManish V Badarkhe 
144*6b2e961fSManish V Badarkhe #if ENABLE_RME
145*6b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_BASE	(ARM_REALM_BASE -		\
146*6b2e961fSManish V Badarkhe 					 ARM_EVENT_LOG_DRAM1_SIZE)
147*6b2e961fSManish V Badarkhe #else
148*6b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_BASE	(ARM_EL3_TZC_DRAM1_BASE -	\
149*6b2e961fSManish V Badarkhe 					 ARM_EVENT_LOG_DRAM1_SIZE)
150*6b2e961fSManish V Badarkhe #endif /* ENABLE_RME */
151*6b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_END		(ARM_EVENT_LOG_DRAM1_BASE +	\
152*6b2e961fSManish V Badarkhe 					 ARM_EVENT_LOG_DRAM1_SIZE -	\
153*6b2e961fSManish V Badarkhe 					 1U)
154*6b2e961fSManish V Badarkhe #else
155*6b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_SIZE	UL(0)
156*6b2e961fSManish V Badarkhe #endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */
157*6b2e961fSManish V Badarkhe 
158c8720729SZelalem Aweke #if ENABLE_RME
159c8720729SZelalem Aweke #define ARM_L1_GPT_ADDR_BASE		(ARM_DRAM1_BASE +		\
160c8720729SZelalem Aweke 					ARM_DRAM1_SIZE -		\
161c8720729SZelalem Aweke 					ARM_L1_GPT_SIZE)
162c8720729SZelalem Aweke #define ARM_L1_GPT_END			(ARM_L1_GPT_ADDR_BASE +		\
163c8720729SZelalem Aweke 					ARM_L1_GPT_SIZE - 1U)
164b4315306SDan Handley 
1658c980a4aSJavier Almansa Sobrino #define ARM_REALM_BASE			(ARM_EL3_RMM_SHARED_BASE -	\
1668c980a4aSJavier Almansa Sobrino 					 ARM_REALM_SIZE)
1678c980a4aSJavier Almansa Sobrino 
1688c980a4aSJavier Almansa Sobrino #define ARM_REALM_END                   (ARM_REALM_BASE + ARM_REALM_SIZE - 1U)
1698c980a4aSJavier Almansa Sobrino 
1708c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_BASE		(ARM_DRAM1_BASE +		\
171c8720729SZelalem Aweke 					 ARM_DRAM1_SIZE -		\
172c8720729SZelalem Aweke 					(ARM_SCP_TZC_DRAM1_SIZE +	\
1738c980a4aSJavier Almansa Sobrino 					ARM_L1_GPT_SIZE +		\
1748c980a4aSJavier Almansa Sobrino 					ARM_EL3_RMM_SHARED_SIZE +	\
1758c980a4aSJavier Almansa Sobrino 					ARM_EL3_TZC_DRAM1_SIZE))
1768c980a4aSJavier Almansa Sobrino 
1778c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_END		(ARM_EL3_RMM_SHARED_BASE +	\
1788c980a4aSJavier Almansa Sobrino 					 ARM_EL3_RMM_SHARED_SIZE - 1U)
179c8720729SZelalem Aweke #endif /* ENABLE_RME */
180c8720729SZelalem Aweke 
181c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_BASE		(ARM_SCP_TZC_DRAM1_BASE -	\
182c8720729SZelalem Aweke 					ARM_EL3_TZC_DRAM1_SIZE)
183a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END		(ARM_EL3_TZC_DRAM1_BASE +	\
1847b4e1fbbSAlexei Fedorov 					ARM_EL3_TZC_DRAM1_SIZE - 1U)
185a22dffc6SSoby Mathew 
186b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
187b4315306SDan Handley 					ARM_DRAM1_SIZE -		\
188b4315306SDan Handley 					ARM_TZC_DRAM1_SIZE)
189b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
190a22dffc6SSoby Mathew 					(ARM_SCP_TZC_DRAM1_SIZE +	\
191c8720729SZelalem Aweke 					ARM_EL3_TZC_DRAM1_SIZE +	\
1928c980a4aSJavier Almansa Sobrino 					ARM_EL3_RMM_SHARED_SIZE +	\
193c8720729SZelalem Aweke 					ARM_REALM_SIZE +		\
194*6b2e961fSManish V Badarkhe 					ARM_L1_GPT_SIZE +		\
195*6b2e961fSManish V Badarkhe 					ARM_EVENT_LOG_DRAM1_SIZE))
196*6b2e961fSManish V Badarkhe 
197b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
1987b4e1fbbSAlexei Fedorov 					ARM_AP_TZC_DRAM1_SIZE - 1U)
199b4315306SDan Handley 
200e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */
201e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG
202e60f2af9SSoby Mathew /*
203e60f2af9SSoby Mathew  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
204e60f2af9SSoby Mathew  * This is required by CryptoCell to authenticate BL33 which is loaded
205e60f2af9SSoby Mathew  * into the Non Secure DDR.
206e60f2af9SSoby Mathew  */
207e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
208e60f2af9SSoby Mathew #else
209e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
210e60f2af9SSoby Mathew #endif
211e60f2af9SSoby Mathew 
21254661cd2SSummer Qin #ifdef SPD_opteed
21354661cd2SSummer Qin /*
21404f72baeSJens Wiklander  * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
21504f72baeSJens Wiklander  * load/authenticate the trusted os extra image. The first 512KB of
21604f72baeSJens Wiklander  * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
21704f72baeSJens Wiklander  * for OPTEE is paged image which only include the paging part using
21804f72baeSJens Wiklander  * virtual memory but without "init" data. OPTEE will copy the "init" data
21904f72baeSJens Wiklander  * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
22004f72baeSJens Wiklander  * extra image behind the "init" data.
22154661cd2SSummer Qin  */
22204f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(ARM_AP_TZC_DRAM1_BASE + \
22304f72baeSJens Wiklander 					 ARM_AP_TZC_DRAM1_SIZE - \
22404f72baeSJens Wiklander 					 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
225af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	UL(0x400000)
22654661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(		\
22754661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
22854661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
22954661cd2SSummer Qin 					MT_MEMORY | MT_RW | MT_SECURE)
230b3ba6fdaSSoby Mathew 
231b3ba6fdaSSoby Mathew /*
232b3ba6fdaSSoby Mathew  * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
233b3ba6fdaSSoby Mathew  * support is enabled).
234b3ba6fdaSSoby Mathew  */
235b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM		MAP_REGION_FLAT(		\
236b3ba6fdaSSoby Mathew 						BL32_BASE,		\
237b3ba6fdaSSoby Mathew 						BL32_LIMIT - BL32_BASE,	\
238b3ba6fdaSSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
23954661cd2SSummer Qin #endif /* SPD_opteed */
240b4315306SDan Handley 
241b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
242b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
243b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
2448c980a4aSJavier Almansa Sobrino 
245b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
2467b4e1fbbSAlexei Fedorov 					 ARM_NS_DRAM1_SIZE - 1U)
2475fb061e7SGary Morrison #ifdef PLAT_ARM_DRAM1_BASE
24803b201c0Slaurenw-arm #define ARM_DRAM1_BASE			PLAT_ARM_DRAM1_BASE
24903b201c0Slaurenw-arm #else
2503d449de0SSandrine Bailleux #define ARM_DRAM1_BASE			ULL(0x80000000)
2515fb061e7SGary Morrison #endif /* PLAT_ARM_DRAM1_BASE */
25203b201c0Slaurenw-arm 
2533d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE			ULL(0x80000000)
254b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
2557b4e1fbbSAlexei Fedorov 					 ARM_DRAM1_SIZE - 1U)
256b4315306SDan Handley 
2576bb6015fSSami Mujawar #define ARM_DRAM2_BASE			PLAT_ARM_DRAM2_BASE
258b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
259b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
2607b4e1fbbSAlexei Fedorov 					 ARM_DRAM2_SIZE - 1U)
261a97bfa5fSAlexeiFedorov /* Number of DRAM banks */
26282685904SAlexeiFedorov #define ARM_DRAM_NUM_BANKS		2UL
263b4315306SDan Handley 
264b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
265b4315306SDan Handley 
266b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
267b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
268b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
269b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
270b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
271b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
272b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
273b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
274b4315306SDan Handley 
27527573c59SAchin Gupta /*
276b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
277b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the lists will be merged and treated
278b2c363b1SJeenu Viswambharan  * as Group 0 interrupts.
279b2c363b1SJeenu Viswambharan  */
280b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \
281fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
282b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
283fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
284b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
285fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
286b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
287fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
288b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
289fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
290b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
291fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
292b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
293fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
294b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
295b2c363b1SJeenu Viswambharan 
296b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \
297fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
298b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
299fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
300b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
301b2c363b1SJeenu Viswambharan 
302b4315306SDan Handley #define ARM_MAP_SHARED_RAM	MAP_REGION_FLAT(			\
303b4315306SDan Handley 					ARM_SHARED_RAM_BASE,		\
304b4315306SDan Handley 					ARM_SHARED_RAM_SIZE,		\
3054bb72c47SZelalem Aweke 					MT_DEVICE | MT_RW | EL3_PAS)
306b4315306SDan Handley 
307b4315306SDan Handley #define ARM_MAP_NS_DRAM1	MAP_REGION_FLAT(			\
308b4315306SDan Handley 					ARM_NS_DRAM1_BASE,		\
309b4315306SDan Handley 					ARM_NS_DRAM1_SIZE,		\
310b4315306SDan Handley 					MT_MEMORY | MT_RW | MT_NS)
311b4315306SDan Handley 
312b09ba056SRoberto Vargas #define ARM_MAP_DRAM2		MAP_REGION_FLAT(			\
313b09ba056SRoberto Vargas 					ARM_DRAM2_BASE,			\
314b09ba056SRoberto Vargas 					ARM_DRAM2_SIZE,			\
315b09ba056SRoberto Vargas 					MT_MEMORY | MT_RW | MT_NS)
316b09ba056SRoberto Vargas 
317b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM	MAP_REGION_FLAT(			\
318b4315306SDan Handley 					TSP_SEC_MEM_BASE,		\
319b4315306SDan Handley 					TSP_SEC_MEM_SIZE,		\
320b4315306SDan Handley 					MT_MEMORY | MT_RW | MT_SECURE)
321b4315306SDan Handley 
3224518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
3234518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM	MAP_REGION_FLAT(			\
3244518dd9aSDavid Wang 					BL31_BASE,			\
3254518dd9aSDavid Wang 					PLAT_ARM_MAX_BL31_SIZE,		\
3264518dd9aSDavid Wang 					MT_MEMORY | MT_RW | MT_SECURE)
3274518dd9aSDavid Wang #endif
328b4315306SDan Handley 
329a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM	MAP_REGION_FLAT(			\
330a22dffc6SSoby Mathew 					ARM_EL3_TZC_DRAM1_BASE,		\
331a22dffc6SSoby Mathew 					ARM_EL3_TZC_DRAM1_SIZE,		\
3324bb72c47SZelalem Aweke 					MT_MEMORY | MT_RW | EL3_PAS)
333a22dffc6SSoby Mathew 
33464758c97SAchin Gupta #define ARM_MAP_TRUSTED_DRAM	MAP_REGION_FLAT(			\
33564758c97SAchin Gupta 					PLAT_ARM_TRUSTED_DRAM_BASE,	\
33664758c97SAchin Gupta 					PLAT_ARM_TRUSTED_DRAM_SIZE,	\
33764758c97SAchin Gupta 					MT_MEMORY | MT_RW | MT_SECURE)
33864758c97SAchin Gupta 
339*6b2e961fSManish V Badarkhe # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \
340*6b2e961fSManish V Badarkhe MEASURED_BOOT
341*6b2e961fSManish V Badarkhe #define ARM_MAP_EVENT_LOG_DRAM1						\
342*6b2e961fSManish V Badarkhe 				MAP_REGION_FLAT(			\
343*6b2e961fSManish V Badarkhe 					ARM_EVENT_LOG_DRAM1_BASE,	\
344*6b2e961fSManish V Badarkhe 					ARM_EVENT_LOG_DRAM1_SIZE,	\
345*6b2e961fSManish V Badarkhe 					MT_MEMORY | MT_RW | MT_SECURE)
346*6b2e961fSManish V Badarkhe #endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */
347*6b2e961fSManish V Badarkhe 
348c8720729SZelalem Aweke #if ENABLE_RME
349e516ba6dSSoby Mathew /*
350e516ba6dSSoby Mathew  * We add the EL3_RMM_SHARED size to RMM mapping to map the region as a block.
351e516ba6dSSoby Mathew  * Else we end up requiring more pagetables in BL2 for ROMLIB build.
352e516ba6dSSoby Mathew  */
353c8720729SZelalem Aweke #define ARM_MAP_RMM_DRAM	MAP_REGION_FLAT(			\
354c8720729SZelalem Aweke 					PLAT_ARM_RMM_BASE,		\
355e516ba6dSSoby Mathew 					(PLAT_ARM_RMM_SIZE + 		\
356e516ba6dSSoby Mathew 					ARM_EL3_RMM_SHARED_SIZE),	\
357c8720729SZelalem Aweke 					MT_MEMORY | MT_RW | MT_REALM)
358c8720729SZelalem Aweke 
359c8720729SZelalem Aweke 
360c8720729SZelalem Aweke #define ARM_MAP_GPT_L1_DRAM	MAP_REGION_FLAT(			\
361c8720729SZelalem Aweke 					ARM_L1_GPT_ADDR_BASE,		\
362c8720729SZelalem Aweke 					ARM_L1_GPT_SIZE,		\
363c8720729SZelalem Aweke 					MT_MEMORY | MT_RW | EL3_PAS)
364c8720729SZelalem Aweke 
3658c980a4aSJavier Almansa Sobrino #define ARM_MAP_EL3_RMM_SHARED_MEM					\
3668c980a4aSJavier Almansa Sobrino 				MAP_REGION_FLAT(			\
3678c980a4aSJavier Almansa Sobrino 					ARM_EL3_RMM_SHARED_BASE,	\
3688c980a4aSJavier Almansa Sobrino 					ARM_EL3_RMM_SHARED_SIZE,	\
3698c980a4aSJavier Almansa Sobrino 					MT_MEMORY | MT_RW | MT_REALM)
3708c980a4aSJavier Almansa Sobrino 
371c8720729SZelalem Aweke #endif /* ENABLE_RME */
37264758c97SAchin Gupta 
3732ecaafd2SDaniel Boulby /*
374ba597da7SJohn Tsichritzis  * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
375ba597da7SJohn Tsichritzis  * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
376ba597da7SJohn Tsichritzis  * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
377ba597da7SJohn Tsichritzis  * to be able to access the heap.
378ba597da7SJohn Tsichritzis  */
379ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW		MAP_REGION_FLAT(	\
380ba597da7SJohn Tsichritzis 					BL1_RW_BASE,	\
381ba597da7SJohn Tsichritzis 					BL1_RW_LIMIT - BL1_RW_BASE, \
3824bb72c47SZelalem Aweke 					MT_MEMORY | MT_RW | EL3_PAS)
383ba597da7SJohn Tsichritzis 
384ba597da7SJohn Tsichritzis /*
3852ecaafd2SDaniel Boulby  * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
3862ecaafd2SDaniel Boulby  * otherwise one region is defined containing both.
3872ecaafd2SDaniel Boulby  */
388d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA
3892ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
390d323af9eSDaniel Boulby 						BL_CODE_BASE,			\
391d323af9eSDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
3924bb72c47SZelalem Aweke 						MT_CODE | EL3_PAS),		\
3932ecaafd2SDaniel Boulby 					MAP_REGION_FLAT(			\
394d323af9eSDaniel Boulby 						BL_RO_DATA_BASE,		\
395d323af9eSDaniel Boulby 						BL_RO_DATA_END			\
396d323af9eSDaniel Boulby 							- BL_RO_DATA_BASE,	\
3974bb72c47SZelalem Aweke 						MT_RO_DATA | EL3_PAS)
3982ecaafd2SDaniel Boulby #else
3992ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
4002ecaafd2SDaniel Boulby 						BL_CODE_BASE,			\
4012ecaafd2SDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
4024bb72c47SZelalem Aweke 						MT_CODE | EL3_PAS)
403d323af9eSDaniel Boulby #endif
404d323af9eSDaniel Boulby #if USE_COHERENT_MEM
405d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM		MAP_REGION_FLAT(			\
406d323af9eSDaniel Boulby 						BL_COHERENT_RAM_BASE,		\
407d323af9eSDaniel Boulby 						BL_COHERENT_RAM_END		\
408d323af9eSDaniel Boulby 							- BL_COHERENT_RAM_BASE, \
4094bb72c47SZelalem Aweke 						MT_DEVICE | MT_RW | EL3_PAS)
410d323af9eSDaniel Boulby #endif
4111eb735d7SRoberto Vargas #if USE_ROMLIB
4121eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE		MAP_REGION_FLAT(			\
4131eb735d7SRoberto Vargas 						ROMLIB_RO_BASE,			\
4141eb735d7SRoberto Vargas 						ROMLIB_RO_LIMIT	- ROMLIB_RO_BASE,\
4154bb72c47SZelalem Aweke 						MT_CODE | EL3_PAS)
4161eb735d7SRoberto Vargas 
4171eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA		MAP_REGION_FLAT(			\
4181eb735d7SRoberto Vargas 						ROMLIB_RW_BASE,			\
4191eb735d7SRoberto Vargas 						ROMLIB_RW_END	- ROMLIB_RW_BASE,\
4204bb72c47SZelalem Aweke 						MT_MEMORY | MT_RW | EL3_PAS)
4211eb735d7SRoberto Vargas #endif
422d323af9eSDaniel Boulby 
423b4315306SDan Handley /*
4240f58d4f2SAntonio Nino Diaz  * Map mem_protect flash region with read and write permissions
4250f58d4f2SAntonio Nino Diaz  */
4260f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT		MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR,	\
4270f58d4f2SAntonio Nino Diaz 						V2M_FLASH_BLOCK_SIZE,		\
4280f58d4f2SAntonio Nino Diaz 						MT_DEVICE | MT_RW | MT_SECURE)
429a07c101aSManish V Badarkhe /*
430a07c101aSManish V Badarkhe  * Map the region for device tree configuration with read and write permissions
431a07c101aSManish V Badarkhe  */
432a07c101aSManish V Badarkhe #define ARM_MAP_BL_CONFIG_REGION	MAP_REGION_FLAT(ARM_BL_RAM_BASE,	\
433a07c101aSManish V Badarkhe 						(ARM_FW_CONFIGS_LIMIT		\
434a07c101aSManish V Badarkhe 							- ARM_BL_RAM_BASE),	\
4354bb72c47SZelalem Aweke 						MT_MEMORY | MT_RW | EL3_PAS)
436c8720729SZelalem Aweke /*
437c8720729SZelalem Aweke  * Map L0_GPT with read and write permissions
438c8720729SZelalem Aweke  */
439c8720729SZelalem Aweke #if ENABLE_RME
440c8720729SZelalem Aweke #define ARM_MAP_L0_GPT_REGION		MAP_REGION_FLAT(ARM_L0_GPT_ADDR_BASE,	\
441c8720729SZelalem Aweke 						ARM_L0_GPT_SIZE,		\
442c8720729SZelalem Aweke 						MT_MEMORY | MT_RW | MT_ROOT)
443c8720729SZelalem Aweke #endif
4440f58d4f2SAntonio Nino Diaz 
4450f58d4f2SAntonio Nino Diaz /*
4462ecaafd2SDaniel Boulby  * The max number of regions like RO(code), coherent and data required by
447b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
448b4315306SDan Handley  */
449dcb19591SManish V Badarkhe #define ARM_BL_REGIONS			7
450b4315306SDan Handley 
451b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
452b4315306SDan Handley 					 ARM_BL_REGIONS)
453b4315306SDan Handley 
454b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
4555fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTCTL_BASE
4565fb061e7SGary Morrison #define ARM_SYS_CNTCTL_BASE		PLAT_ARM_SYS_CNTCTL_BASE
4575fb061e7SGary Morrison #else
458af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE		UL(0x2a430000)
4595fb061e7SGary Morrison #endif
4605fb061e7SGary Morrison 
4615fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTREAD_BASE
4625fb061e7SGary Morrison #define ARM_SYS_CNTREAD_BASE		PLAT_ARM_SYS_CNTREAD_BASE
4635fb061e7SGary Morrison #else
464af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE		UL(0x2a800000)
4655fb061e7SGary Morrison #endif
4665fb061e7SGary Morrison 
4675fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_TIMCTL_BASE
4685fb061e7SGary Morrison #define ARM_SYS_TIMCTL_BASE		PLAT_ARM_SYS_TIMCTL_BASE
4695fb061e7SGary Morrison #else
470af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE		UL(0x2a810000)
4715fb061e7SGary Morrison #endif
4725fb061e7SGary Morrison 
4735fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_S
4745fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_S		PLAT_ARM_SYS_CNT_BASE_S
4755fb061e7SGary Morrison #else
476af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S		UL(0x2a820000)
4775fb061e7SGary Morrison #endif
4785fb061e7SGary Morrison 
4795fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_NS
4805fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_NS		PLAT_ARM_SYS_CNT_BASE_NS
4815fb061e7SGary Morrison #else
482af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS		UL(0x2a830000)
4835fb061e7SGary Morrison #endif
484b4315306SDan Handley 
485b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
486b4315306SDan Handley 
4877b4c1405SJuan Castillo /* Trusted Watchdog constants */
4885fb061e7SGary Morrison #ifdef PLAT_ARM_SP805_TWDG_BASE
4895fb061e7SGary Morrison #define ARM_SP805_TWDG_BASE		PLAT_ARM_SP805_TWDG_BASE
4905fb061e7SGary Morrison #else
491af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE		UL(0x2a490000)
4925fb061e7SGary Morrison #endif
4937b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
4947b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
4957b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
4967b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
4977b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
4987b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
4997b4c1405SJuan Castillo 
500b4315306SDan Handley /******************************************************************************
501b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
502b4315306SDan Handley  *****************************************************************************/
503b4315306SDan Handley 
504b09ba056SRoberto Vargas /*
50538dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
50638dce70fSSoby Mathew  * id will represent an invalid or a power down state.
50738dce70fSSoby Mathew  */
50838dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
50938dce70fSSoby Mathew 
51038dce70fSSoby Mathew /*
51138dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
51238dce70fSSoby Mathew  * higher than this is invalid.
51338dce70fSSoby Mathew  */
51438dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
51538dce70fSSoby Mathew 
516b4315306SDan Handley /*
517b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
518b4315306SDan Handley  * This is known only to the platform as it might have a combination of
519b4315306SDan Handley  * integrated and external caches.
520b4315306SDan Handley  */
521af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE		(U(1) << ARM_CACHE_WRITEBACK_SHIFT)
522b4315306SDan Handley 
523c228956aSSoby Mathew /*
52404e06973SManish V Badarkhe  * To enable FW_CONFIG to be loaded by BL1, define the corresponding base
525c228956aSSoby Mathew  * and limit. Leave enough space of BL2 meminfo.
526c228956aSSoby Mathew  */
52704e06973SManish V Badarkhe #define ARM_FW_CONFIG_BASE		(ARM_BL_RAM_BASE + sizeof(meminfo_t))
5282a0ef943SManish V Badarkhe #define ARM_FW_CONFIG_LIMIT		((ARM_BL_RAM_BASE + PAGE_SIZE) \
5292a0ef943SManish V Badarkhe 					+ (PAGE_SIZE / 2U))
5305b8d50e4SSathees Balya 
5315b8d50e4SSathees Balya /*
5325b8d50e4SSathees Balya  * Boot parameters passed from BL2 to BL31/BL32 are stored here
5335b8d50e4SSathees Balya  */
5342a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_BASE		(ARM_FW_CONFIG_LIMIT)
5352a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_LIMIT		(ARM_BL2_MEM_DESC_BASE \
5362a0ef943SManish V Badarkhe 					+ (PAGE_SIZE / 2U))
5375b8d50e4SSathees Balya 
5385b8d50e4SSathees Balya /*
5395b8d50e4SSathees Balya  * Define limit of firmware configuration memory:
54004e06973SManish V Badarkhe  * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory
5415b8d50e4SSathees Balya  */
542ce4ca1a8SManish V Badarkhe #define ARM_FW_CONFIGS_LIMIT		(ARM_BL_RAM_BASE + (PAGE_SIZE * 2))
543b4315306SDan Handley 
544c8720729SZelalem Aweke #if ENABLE_RME
545c8720729SZelalem Aweke /*
546c8720729SZelalem Aweke  * Store the L0 GPT on Trusted SRAM next to firmware
547c8720729SZelalem Aweke  * configuration memory, 4KB aligned.
548c8720729SZelalem Aweke  */
549c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE			(PAGE_SIZE)
550c8720729SZelalem Aweke #define ARM_L0_GPT_ADDR_BASE		(ARM_FW_CONFIGS_LIMIT)
551c8720729SZelalem Aweke #define ARM_L0_GPT_LIMIT		(ARM_L0_GPT_ADDR_BASE + ARM_L0_GPT_SIZE)
552c8720729SZelalem Aweke #else
553c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE			U(0)
554c8720729SZelalem Aweke #endif
555c8720729SZelalem Aweke 
556b4315306SDan Handley /*******************************************************************************
557b4315306SDan Handley  * BL1 specific defines.
558b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
559b4315306SDan Handley  * addresses.
560b4315306SDan Handley  ******************************************************************************/
561b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
562e31fb0faSlaurenw-arm #ifdef PLAT_BL1_RO_LIMIT
563e31fb0faSlaurenw-arm #define BL1_RO_LIMIT			PLAT_BL1_RO_LIMIT
564e31fb0faSlaurenw-arm #else
565b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
5661eb735d7SRoberto Vargas 					 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
5671eb735d7SRoberto Vargas 					    PLAT_ARM_MAX_ROMLIB_RO_SIZE))
568e31fb0faSlaurenw-arm #endif
569e31fb0faSlaurenw-arm 
570b4315306SDan Handley /*
571ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
572b4315306SDan Handley  */
573b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
574b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
5751eb735d7SRoberto Vargas 						(PLAT_ARM_MAX_BL1_RW_SIZE +\
5761eb735d7SRoberto Vargas 						 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
5771eb735d7SRoberto Vargas #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + 		\
5781eb735d7SRoberto Vargas 					    (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
5791eb735d7SRoberto Vargas 
5801eb735d7SRoberto Vargas #define ROMLIB_RO_BASE			BL1_RO_LIMIT
5811eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
5821eb735d7SRoberto Vargas 
5831eb735d7SRoberto Vargas #define ROMLIB_RW_BASE			(BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
5841eb735d7SRoberto Vargas #define ROMLIB_RW_END			(ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
585b4315306SDan Handley 
586b4315306SDan Handley /*******************************************************************************
587b4315306SDan Handley  * BL2 specific defines.
588b4315306SDan Handley  ******************************************************************************/
589c099cd39SSoby Mathew #if BL2_AT_EL3
59069a131d8SManish V Badarkhe #if ENABLE_PIE
59169a131d8SManish V Badarkhe /*
59269a131d8SManish V Badarkhe  * As the BL31 image size appears to be increased when built with the ENABLE_PIE
59369a131d8SManish V Badarkhe  * option, set BL2 base address to have enough space for BL31 in Trusted SRAM.
59469a131d8SManish V Badarkhe  */
59569a131d8SManish V Badarkhe #define BL2_BASE			(ARM_TRUSTED_SRAM_BASE + \
59669a131d8SManish V Badarkhe 					(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \
59769a131d8SManish V Badarkhe 					0x3000)
59869a131d8SManish V Badarkhe #else
59942be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */
600c099cd39SSoby Mathew #define BL2_BASE			(ARM_TRUSTED_SRAM_BASE + \
60169a131d8SManish V Badarkhe 					(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \
60269a131d8SManish V Badarkhe 					0x2000)
60369a131d8SManish V Badarkhe #endif /* ENABLE_PIE */
604c099cd39SSoby Mathew #define BL2_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
605c099cd39SSoby Mathew 
606c099cd39SSoby Mathew #else
6074518dd9aSDavid Wang /*
6084518dd9aSDavid Wang  * Put BL2 just below BL1.
6094518dd9aSDavid Wang  */
6104518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
6114518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
6124518dd9aSDavid Wang #endif
613b4315306SDan Handley 
614b4315306SDan Handley /*******************************************************************************
615d178637dSJuan Castillo  * BL31 specific defines.
616b4315306SDan Handley  ******************************************************************************/
6170c1f197aSMadhukar Pappireddy #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION
6184518dd9aSDavid Wang /*
6194518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
6204518dd9aSDavid Wang  */
6214518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
6224518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
6234518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
6240c1f197aSMadhukar Pappireddy /*
6250c1f197aSMadhukar Pappireddy  * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM.
6260c1f197aSMadhukar Pappireddy  * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten.
6270c1f197aSMadhukar Pappireddy  */
6280c1f197aSMadhukar Pappireddy #if SEPARATE_NOBITS_REGION
6290c1f197aSMadhukar Pappireddy #define BL31_NOBITS_BASE		BL2_BASE
6300c1f197aSMadhukar Pappireddy #define BL31_NOBITS_LIMIT		BL2_LIMIT
6310c1f197aSMadhukar Pappireddy #endif /* SEPARATE_NOBITS_REGION */
632fd5763eaSQixiang Xu #elif (RESET_TO_BL31)
633133a5c68SManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/
634133a5c68SManish Pandey # if !ENABLE_PIE
635133a5c68SManish Pandey #  error "BL31 must be a PIE if RESET_TO_BL31=1."
636133a5c68SManish Pandey #endif
637fd5763eaSQixiang Xu /*
63855cf015cSSoby Mathew  * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
639d4580d17SSoby Mathew  * used for building BL31 and not used for loading BL31.
640fd5763eaSQixiang Xu  */
64155cf015cSSoby Mathew #  define BL31_BASE			0x0
64255cf015cSSoby Mathew #  define BL31_LIMIT			PLAT_ARM_MAX_BL31_SIZE
6434518dd9aSDavid Wang #else
644c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/
645c099cd39SSoby Mathew #define BL31_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
646c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL31_SIZE)
647c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT		BL2_BASE
64842be6fc5SDimitris Papastamos /*
64942be6fc5SDimitris Papastamos  * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
65042be6fc5SDimitris Papastamos  * because in the BL2_AT_EL3 configuration, BL2 is always resident.
65142be6fc5SDimitris Papastamos  */
65242be6fc5SDimitris Papastamos #if BL2_AT_EL3
65342be6fc5SDimitris Papastamos #define BL31_LIMIT			BL2_BASE
65442be6fc5SDimitris Papastamos #else
655b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
6564518dd9aSDavid Wang #endif
65742be6fc5SDimitris Papastamos #endif
658b4315306SDan Handley 
659c8720729SZelalem Aweke /******************************************************************************
660c8720729SZelalem Aweke  * RMM specific defines
661c8720729SZelalem Aweke  *****************************************************************************/
662c8720729SZelalem Aweke #if ENABLE_RME
663c8720729SZelalem Aweke #define RMM_BASE			(ARM_REALM_BASE)
664c8720729SZelalem Aweke #define RMM_LIMIT			(RMM_BASE + ARM_REALM_SIZE)
6658c980a4aSJavier Almansa Sobrino #define RMM_SHARED_BASE			(ARM_EL3_RMM_SHARED_BASE)
6668c980a4aSJavier Almansa Sobrino #define RMM_SHARED_SIZE			(ARM_EL3_RMM_SHARED_SIZE)
667c8720729SZelalem Aweke #endif
668c8720729SZelalem Aweke 
669402b3cf8SJulius Werner #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME
670b4315306SDan Handley /*******************************************************************************
6715744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch32 mode
6725744e874SSoby Mathew  ******************************************************************************/
6735744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
6747285fd5fSManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/
6757285fd5fSManish Pandey # if !ENABLE_PIE
6767285fd5fSManish Pandey #  error "BL32 must be a PIE if RESET_TO_SP_MIN=1."
6777285fd5fSManish Pandey #endif
678c099cd39SSoby Mathew /*
6797285fd5fSManish Pandey  * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely
6807285fd5fSManish Pandey  * used for building BL32 and not used for loading BL32.
681c099cd39SSoby Mathew  */
6827285fd5fSManish Pandey #  define BL32_BASE			0x0
6837285fd5fSManish Pandey #  define BL32_LIMIT			PLAT_ARM_MAX_BL32_SIZE
6845744e874SSoby Mathew # else
685c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/
686c099cd39SSoby Mathew #  define BL32_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
687c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL32_SIZE)
688c099cd39SSoby Mathew #  define BL32_PROGBITS_LIMIT		BL2_BASE
6895744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
6905744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
6915744e874SSoby Mathew 
6925744e874SSoby Mathew #else
6935744e874SSoby Mathew /*******************************************************************************
6945744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch64 mode
695b4315306SDan Handley  ******************************************************************************/
696b4315306SDan Handley /*
697b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
698b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
699b4315306SDan Handley  * controller.
700b4315306SDan Handley  */
7012d65ea19SMarc Bonnici # if SPM_MM || SPMC_AT_EL3
702e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
703e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
704e29efeb1SAntonio Nino Diaz #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
705e29efeb1SAntonio Nino Diaz #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
706e29efeb1SAntonio Nino Diaz 						ARM_AP_TZC_DRAM1_SIZE)
70764758c97SAchin Gupta # elif defined(SPD_spmd)
70864758c97SAchin Gupta #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
70964758c97SAchin Gupta #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
710d32113c7SArunachalam Ganapathy #  define BL32_BASE			PLAT_ARM_SPMC_BASE
711d32113c7SArunachalam Ganapathy #  define BL32_LIMIT			(PLAT_ARM_SPMC_BASE +		\
712d32113c7SArunachalam Ganapathy 						 PLAT_ARM_SPMC_SIZE)
713e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM
7144518dd9aSDavid Wang #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
7154518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
7164518dd9aSDavid Wang #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
7174518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
7184518dd9aSDavid Wang #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
7194518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
7204518dd9aSDavid Wang #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
7214518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
7224518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
723b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
724b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
725c099cd39SSoby Mathew #  define TSP_PROGBITS_LIMIT		BL31_BASE
72604e06973SManish V Badarkhe #  define BL32_BASE			ARM_FW_CONFIGS_LIMIT
727b4315306SDan Handley #  define BL32_LIMIT			BL31_BASE
728b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
729b4315306SDan Handley #  define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
730b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
731b4315306SDan Handley #  define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
732b4315306SDan Handley #  define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
733f21c6321SAntonio Nino Diaz 						+ (UL(1) << 21))
734b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
735b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
736b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
737b4315306SDan Handley #  define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
738b4315306SDan Handley #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
739b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
740b4315306SDan Handley # else
741b4315306SDan Handley #  error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
742b4315306SDan Handley # endif
743402b3cf8SJulius Werner #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */
744b4315306SDan Handley 
745e29efeb1SAntonio Nino Diaz /*
746e29efeb1SAntonio Nino Diaz  * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
7472d65ea19SMarc Bonnici  * SPD and no SPM-MM and no SPMC-AT-EL3, as they are the only ones that can be
7482d65ea19SMarc Bonnici  * used as BL32.
749e29efeb1SAntonio Nino Diaz  */
750402b3cf8SJulius Werner #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME
7512d65ea19SMarc Bonnici # if defined(SPD_none) && !SPM_MM && !SPMC_AT_EL3
75281d139d5SAntonio Nino Diaz #  undef BL32_BASE
7532d65ea19SMarc Bonnici # endif /* defined(SPD_none) && !SPM_MM || !SPMC_AT_EL3 */
754402b3cf8SJulius Werner #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */
75581d139d5SAntonio Nino Diaz 
756436223deSYatharth Kochar /*******************************************************************************
757436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
758436223deSYatharth Kochar  ******************************************************************************/
759436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
7605744e874SSoby Mathew #define BL2U_LIMIT			BL2_LIMIT
7615744e874SSoby Mathew 
762436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
763f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + UL(0x03EB8000))
764436223deSYatharth Kochar 
765b4315306SDan Handley /*
766b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
767b4315306SDan Handley  */
768b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
769b4315306SDan Handley 
770b4315306SDan Handley 
771e25e6f41SVikram Kanigiri /*
772e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
773e25e6f41SVikram Kanigiri  */
774e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
775e25e6f41SVikram Kanigiri 
7760bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */
7770b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI			0x10
7780bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI		0x60
7790bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI		0x70
7800bef0edfSJeenu Viswambharan 
7810bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */
782262aceaaSSandeep Tripathy #define PLAT_PRI_BITS			3
783e25e6f41SVikram Kanigiri 
7840baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */
7850baec2abSJeenu Viswambharan #define ARM_SDEI_SGI			ARM_IRQ_SEC_SGI_0
7860baec2abSJeenu Viswambharan 
787cbf9e84aSBalint Dobszay #if SDEI_IN_FCONF
788cbf9e84aSBalint Dobszay /* ARM SDEI dynamic private event max count */
789cbf9e84aSBalint Dobszay #define ARM_SDEI_DP_EVENT_MAX_CNT	3
790cbf9e84aSBalint Dobszay 
791cbf9e84aSBalint Dobszay /* ARM SDEI dynamic shared event max count */
792cbf9e84aSBalint Dobszay #define ARM_SDEI_DS_EVENT_MAX_CNT	3
793cbf9e84aSBalint Dobszay #else
7940baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */
7950baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0		1000
7960baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1		1001
7970baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2		1002
7980baec2abSJeenu Viswambharan 
7990baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */
8000baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0		2000
8010baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1		2001
8020baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2		2002
8030baec2abSJeenu Viswambharan 
8047bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \
8057bdf0c1fSJeenu Viswambharan 	SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
8067bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
8077bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
8087bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
8097bdf0c1fSJeenu Viswambharan 
8107bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \
8117bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
8127bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
8137bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
814cbf9e84aSBalint Dobszay #endif /* SDEI_IN_FCONF */
8157bdf0c1fSJeenu Viswambharan 
8161083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */
817