xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision 69a131d894dde9a6570877c7bf181fb60484342d)
1b4315306SDan Handley /*
2dcb19591SManish V Badarkhe  * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H
71083b2b3SAntonio Nino Diaz #define ARM_DEF_H
8b4315306SDan Handley 
909d40e0eSAntonio Nino Diaz #include <arch.h>
1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
1109d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h>
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h>
1553adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h>
1609d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h>
17b4315306SDan Handley 
18b4315306SDan Handley /******************************************************************************
19b4315306SDan Handley  * Definitions common to all ARM standard platforms
20b4315306SDan Handley  *****************************************************************************/
21b4315306SDan Handley 
22a6ffddecSMax Shvetsov /*
23a6ffddecSMax Shvetsov  * Root of trust key hash lengths
24a6ffddecSMax Shvetsov  */
25a6ffddecSMax Shvetsov #define ARM_ROTPK_HEADER_LEN		19
26a6ffddecSMax Shvetsov #define ARM_ROTPK_HASH_LEN		32
27a6ffddecSMax Shvetsov 
28d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
29f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL		ULL(0x0f1e2d3c4b5a6978)
30b4315306SDan Handley 
315b33ad17SDeepika Bhavnani #define ARM_SYSTEM_COUNT		U(1)
32b4315306SDan Handley 
33b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
34b4315306SDan Handley 
3538dce70fSSoby Mathew /*
3638dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
3738dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
3838dce70fSSoby Mathew  */
3938dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
4038dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
415f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
420e27faf4SChandni Cherukuri #define ARM_PWR_LVL3		MPIDR_AFFLVL3
4338dce70fSSoby Mathew 
4438dce70fSSoby Mathew /*
4538dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
4638dce70fSSoby Mathew  *  within the power-state parameter.
4738dce70fSSoby Mathew  */
4838dce70fSSoby Mathew /* Local power state for power domains in Run state. */
491083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN	U(0)
5038dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
511083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET	U(1)
5238dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
5338dce70fSSoby Mathew    domains */
541083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF	U(2)
5538dce70fSSoby Mathew 
56b4315306SDan Handley /* Memory location options for TSP */
57b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
58b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
59b4315306SDan Handley #define ARM_DRAM_ID			2
60b4315306SDan Handley 
615fb061e7SGary Morrison #ifdef PLAT_ARM_TRUSTED_SRAM_BASE
6203b201c0Slaurenw-arm #define ARM_TRUSTED_SRAM_BASE		PLAT_ARM_TRUSTED_SRAM_BASE
6303b201c0Slaurenw-arm #else
64af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE		UL(0x04000000)
655fb061e7SGary Morrison #endif /* PLAT_ARM_TRUSTED_SRAM_BASE */
6603b201c0Slaurenw-arm 
67b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
68af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE		UL(0x00001000)	/* 4 KB */
69b4315306SDan Handley 
70b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
71b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
72b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
73b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
74b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
75b4315306SDan Handley 
76b4315306SDan Handley /*
77c8720729SZelalem Aweke  * The top 16MB (or 64MB if RME is enabled) of DRAM1 is configured as
78c8720729SZelalem Aweke  * follows:
79b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
80c8720729SZelalem Aweke  *   - L1 GPT DRAM: Reserved for L1 GPT if RME is enabled
81c8720729SZelalem Aweke  *   - REALM DRAM: Reserved for Realm world if RME is enabled
82b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
83c8720729SZelalem Aweke  *
84c8720729SZelalem Aweke  *              RME enabled(64MB)                RME not enabled(16MB)
85c8720729SZelalem Aweke  *              --------------------             -------------------
86c8720729SZelalem Aweke  *              |                  |             |                 |
87c8720729SZelalem Aweke  *              |  AP TZC (~28MB)  |             |  AP TZC (~14MB) |
88c8720729SZelalem Aweke  *              --------------------             -------------------
89c8720729SZelalem Aweke  *              |                  |             |                 |
90c8720729SZelalem Aweke  *              |  REALM (32MB)    |             |  EL3 TZC (2MB)  |
91c8720729SZelalem Aweke  *              --------------------             -------------------
92c8720729SZelalem Aweke  *              |                  |             |                 |
93c8720729SZelalem Aweke  *              |  EL3 TZC (3MB)   |             |    SCP TZC      |
94c8720729SZelalem Aweke  *              --------------------  0xFFFF_FFFF-------------------
95c8720729SZelalem Aweke  *              | L1 GPT + SCP TZC |
96c8720729SZelalem Aweke  *              |       (~1MB)     |
97c8720729SZelalem Aweke  *  0xFFFF_FFFF --------------------
98b4315306SDan Handley  */
99c8720729SZelalem Aweke #if ENABLE_RME
100c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE              UL(0x04000000) /* 64MB */
101c8720729SZelalem Aweke /*
102c8720729SZelalem Aweke  * Define a region within the TZC secured DRAM for use by EL3 runtime
103c8720729SZelalem Aweke  * firmware. This region is meant to be NOLOAD and will not be zero
104c8720729SZelalem Aweke  * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
105c8720729SZelalem Aweke  * placed here. 3MB region is reserved if RME is enabled, 2MB otherwise.
106c8720729SZelalem Aweke  */
107c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE		UL(0x00300000) /* 3MB */
108c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE			UL(0x00100000) /* 1MB */
109c8720729SZelalem Aweke #define ARM_REALM_SIZE			UL(0x02000000) /* 32MB */
110c8720729SZelalem Aweke #else
111c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE		UL(0x01000000) /* 16MB */
112c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE		UL(0x00200000) /* 2MB */
113c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE			UL(0)
114c8720729SZelalem Aweke #define ARM_REALM_SIZE			UL(0)
115c8720729SZelalem Aweke #endif /* ENABLE_RME */
116b4315306SDan Handley 
117b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
118b4315306SDan Handley 					ARM_DRAM1_SIZE -		\
119c8720729SZelalem Aweke 					(ARM_SCP_TZC_DRAM1_SIZE +	\
120c8720729SZelalem Aweke 					ARM_L1_GPT_SIZE))
121b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
122b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
1237b4e1fbbSAlexei Fedorov 					ARM_SCP_TZC_DRAM1_SIZE - 1U)
124c8720729SZelalem Aweke #if ENABLE_RME
125c8720729SZelalem Aweke #define ARM_L1_GPT_ADDR_BASE		(ARM_DRAM1_BASE +		\
126c8720729SZelalem Aweke 					ARM_DRAM1_SIZE -		\
127c8720729SZelalem Aweke 					ARM_L1_GPT_SIZE)
128c8720729SZelalem Aweke #define ARM_L1_GPT_END			(ARM_L1_GPT_ADDR_BASE +		\
129c8720729SZelalem Aweke 					ARM_L1_GPT_SIZE - 1U)
130b4315306SDan Handley 
131c8720729SZelalem Aweke #define ARM_REALM_BASE			(ARM_DRAM1_BASE +		\
132c8720729SZelalem Aweke 					ARM_DRAM1_SIZE -		\
133c8720729SZelalem Aweke 					(ARM_SCP_TZC_DRAM1_SIZE +	\
134c8720729SZelalem Aweke 					ARM_EL3_TZC_DRAM1_SIZE +	\
135c8720729SZelalem Aweke 					ARM_REALM_SIZE +		\
136c8720729SZelalem Aweke 					ARM_L1_GPT_SIZE))
137c8720729SZelalem Aweke #define ARM_REALM_END                   (ARM_REALM_BASE + ARM_REALM_SIZE - 1U)
138c8720729SZelalem Aweke #endif /* ENABLE_RME */
139c8720729SZelalem Aweke 
140c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_BASE		(ARM_SCP_TZC_DRAM1_BASE -	\
141c8720729SZelalem Aweke 					ARM_EL3_TZC_DRAM1_SIZE)
142a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END		(ARM_EL3_TZC_DRAM1_BASE +	\
1437b4e1fbbSAlexei Fedorov 					ARM_EL3_TZC_DRAM1_SIZE - 1U)
144a22dffc6SSoby Mathew 
145b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
146b4315306SDan Handley 					ARM_DRAM1_SIZE -		\
147b4315306SDan Handley 					ARM_TZC_DRAM1_SIZE)
148b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
149a22dffc6SSoby Mathew 					(ARM_SCP_TZC_DRAM1_SIZE +	\
150c8720729SZelalem Aweke 					ARM_EL3_TZC_DRAM1_SIZE +	\
151c8720729SZelalem Aweke 					ARM_REALM_SIZE +		\
152c8720729SZelalem Aweke 					ARM_L1_GPT_SIZE))
153b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
1547b4e1fbbSAlexei Fedorov 					ARM_AP_TZC_DRAM1_SIZE - 1U)
155b4315306SDan Handley 
156e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */
157e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG
158e60f2af9SSoby Mathew /*
159e60f2af9SSoby Mathew  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
160e60f2af9SSoby Mathew  * This is required by CryptoCell to authenticate BL33 which is loaded
161e60f2af9SSoby Mathew  * into the Non Secure DDR.
162e60f2af9SSoby Mathew  */
163e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
164e60f2af9SSoby Mathew #else
165e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
166e60f2af9SSoby Mathew #endif
167e60f2af9SSoby Mathew 
16854661cd2SSummer Qin #ifdef SPD_opteed
16954661cd2SSummer Qin /*
17004f72baeSJens Wiklander  * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
17104f72baeSJens Wiklander  * load/authenticate the trusted os extra image. The first 512KB of
17204f72baeSJens Wiklander  * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
17304f72baeSJens Wiklander  * for OPTEE is paged image which only include the paging part using
17404f72baeSJens Wiklander  * virtual memory but without "init" data. OPTEE will copy the "init" data
17504f72baeSJens Wiklander  * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
17604f72baeSJens Wiklander  * extra image behind the "init" data.
17754661cd2SSummer Qin  */
17804f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(ARM_AP_TZC_DRAM1_BASE + \
17904f72baeSJens Wiklander 					 ARM_AP_TZC_DRAM1_SIZE - \
18004f72baeSJens Wiklander 					 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
181af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	UL(0x400000)
18254661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(		\
18354661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
18454661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
18554661cd2SSummer Qin 					MT_MEMORY | MT_RW | MT_SECURE)
186b3ba6fdaSSoby Mathew 
187b3ba6fdaSSoby Mathew /*
188b3ba6fdaSSoby Mathew  * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
189b3ba6fdaSSoby Mathew  * support is enabled).
190b3ba6fdaSSoby Mathew  */
191b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM		MAP_REGION_FLAT(		\
192b3ba6fdaSSoby Mathew 						BL32_BASE,		\
193b3ba6fdaSSoby Mathew 						BL32_LIMIT - BL32_BASE,	\
194b3ba6fdaSSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
19554661cd2SSummer Qin #endif /* SPD_opteed */
196b4315306SDan Handley 
197b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
198b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
199b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
200b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
2017b4e1fbbSAlexei Fedorov 					 ARM_NS_DRAM1_SIZE - 1U)
2025fb061e7SGary Morrison #ifdef PLAT_ARM_DRAM1_BASE
20303b201c0Slaurenw-arm #define ARM_DRAM1_BASE			PLAT_ARM_DRAM1_BASE
20403b201c0Slaurenw-arm #else
2053d449de0SSandrine Bailleux #define ARM_DRAM1_BASE			ULL(0x80000000)
2065fb061e7SGary Morrison #endif /* PLAT_ARM_DRAM1_BASE */
20703b201c0Slaurenw-arm 
2083d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE			ULL(0x80000000)
209b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
2107b4e1fbbSAlexei Fedorov 					 ARM_DRAM1_SIZE - 1U)
211b4315306SDan Handley 
2126bb6015fSSami Mujawar #define ARM_DRAM2_BASE			PLAT_ARM_DRAM2_BASE
213b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
214b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
2157b4e1fbbSAlexei Fedorov 					 ARM_DRAM2_SIZE - 1U)
216b4315306SDan Handley 
217b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
218b4315306SDan Handley 
219b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
220b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
221b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
222b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
223b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
224b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
225b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
226b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
227b4315306SDan Handley 
22827573c59SAchin Gupta /*
229b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
230b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the lists will be merged and treated
231b2c363b1SJeenu Viswambharan  * as Group 0 interrupts.
232b2c363b1SJeenu Viswambharan  */
233b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \
234fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
235b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
236fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
237b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
238fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
239b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
240fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
241b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
242fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
243b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
244fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
245b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
246fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
247b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
248b2c363b1SJeenu Viswambharan 
249b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \
250fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
251b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
252fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
253b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
254b2c363b1SJeenu Viswambharan 
255b4315306SDan Handley #define ARM_MAP_SHARED_RAM	MAP_REGION_FLAT(			\
256b4315306SDan Handley 					ARM_SHARED_RAM_BASE,		\
257b4315306SDan Handley 					ARM_SHARED_RAM_SIZE,		\
2584bb72c47SZelalem Aweke 					MT_DEVICE | MT_RW | EL3_PAS)
259b4315306SDan Handley 
260b4315306SDan Handley #define ARM_MAP_NS_DRAM1	MAP_REGION_FLAT(			\
261b4315306SDan Handley 					ARM_NS_DRAM1_BASE,		\
262b4315306SDan Handley 					ARM_NS_DRAM1_SIZE,		\
263b4315306SDan Handley 					MT_MEMORY | MT_RW | MT_NS)
264b4315306SDan Handley 
265b09ba056SRoberto Vargas #define ARM_MAP_DRAM2		MAP_REGION_FLAT(			\
266b09ba056SRoberto Vargas 					ARM_DRAM2_BASE,			\
267b09ba056SRoberto Vargas 					ARM_DRAM2_SIZE,			\
268b09ba056SRoberto Vargas 					MT_MEMORY | MT_RW | MT_NS)
269b09ba056SRoberto Vargas 
270b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM	MAP_REGION_FLAT(			\
271b4315306SDan Handley 					TSP_SEC_MEM_BASE,		\
272b4315306SDan Handley 					TSP_SEC_MEM_SIZE,		\
273b4315306SDan Handley 					MT_MEMORY | MT_RW | MT_SECURE)
274b4315306SDan Handley 
2754518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2764518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM	MAP_REGION_FLAT(			\
2774518dd9aSDavid Wang 					BL31_BASE,			\
2784518dd9aSDavid Wang 					PLAT_ARM_MAX_BL31_SIZE,		\
2794518dd9aSDavid Wang 					MT_MEMORY | MT_RW | MT_SECURE)
2804518dd9aSDavid Wang #endif
281b4315306SDan Handley 
282a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM	MAP_REGION_FLAT(			\
283a22dffc6SSoby Mathew 					ARM_EL3_TZC_DRAM1_BASE,		\
284a22dffc6SSoby Mathew 					ARM_EL3_TZC_DRAM1_SIZE,		\
2854bb72c47SZelalem Aweke 					MT_MEMORY | MT_RW | EL3_PAS)
286a22dffc6SSoby Mathew 
28764758c97SAchin Gupta #define ARM_MAP_TRUSTED_DRAM	MAP_REGION_FLAT(			\
28864758c97SAchin Gupta 					PLAT_ARM_TRUSTED_DRAM_BASE,	\
28964758c97SAchin Gupta 					PLAT_ARM_TRUSTED_DRAM_SIZE,	\
29064758c97SAchin Gupta 					MT_MEMORY | MT_RW | MT_SECURE)
29164758c97SAchin Gupta 
292c8720729SZelalem Aweke #if ENABLE_RME
293c8720729SZelalem Aweke #define ARM_MAP_RMM_DRAM	MAP_REGION_FLAT(			\
294c8720729SZelalem Aweke 					PLAT_ARM_RMM_BASE,		\
295c8720729SZelalem Aweke 					PLAT_ARM_RMM_SIZE,		\
296c8720729SZelalem Aweke 					MT_MEMORY | MT_RW | MT_REALM)
297c8720729SZelalem Aweke 
298c8720729SZelalem Aweke 
299c8720729SZelalem Aweke #define ARM_MAP_GPT_L1_DRAM	MAP_REGION_FLAT(			\
300c8720729SZelalem Aweke 					ARM_L1_GPT_ADDR_BASE,		\
301c8720729SZelalem Aweke 					ARM_L1_GPT_SIZE,		\
302c8720729SZelalem Aweke 					MT_MEMORY | MT_RW | EL3_PAS)
303c8720729SZelalem Aweke 
304c8720729SZelalem Aweke #endif /* ENABLE_RME */
30564758c97SAchin Gupta 
3062ecaafd2SDaniel Boulby /*
307ba597da7SJohn Tsichritzis  * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
308ba597da7SJohn Tsichritzis  * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
309ba597da7SJohn Tsichritzis  * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
310ba597da7SJohn Tsichritzis  * to be able to access the heap.
311ba597da7SJohn Tsichritzis  */
312ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW		MAP_REGION_FLAT(	\
313ba597da7SJohn Tsichritzis 					BL1_RW_BASE,	\
314ba597da7SJohn Tsichritzis 					BL1_RW_LIMIT - BL1_RW_BASE, \
3154bb72c47SZelalem Aweke 					MT_MEMORY | MT_RW | EL3_PAS)
316ba597da7SJohn Tsichritzis 
317ba597da7SJohn Tsichritzis /*
3182ecaafd2SDaniel Boulby  * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
3192ecaafd2SDaniel Boulby  * otherwise one region is defined containing both.
3202ecaafd2SDaniel Boulby  */
321d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA
3222ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
323d323af9eSDaniel Boulby 						BL_CODE_BASE,			\
324d323af9eSDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
3254bb72c47SZelalem Aweke 						MT_CODE | EL3_PAS),		\
3262ecaafd2SDaniel Boulby 					MAP_REGION_FLAT(			\
327d323af9eSDaniel Boulby 						BL_RO_DATA_BASE,		\
328d323af9eSDaniel Boulby 						BL_RO_DATA_END			\
329d323af9eSDaniel Boulby 							- BL_RO_DATA_BASE,	\
3304bb72c47SZelalem Aweke 						MT_RO_DATA | EL3_PAS)
3312ecaafd2SDaniel Boulby #else
3322ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
3332ecaafd2SDaniel Boulby 						BL_CODE_BASE,			\
3342ecaafd2SDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
3354bb72c47SZelalem Aweke 						MT_CODE | EL3_PAS)
336d323af9eSDaniel Boulby #endif
337d323af9eSDaniel Boulby #if USE_COHERENT_MEM
338d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM		MAP_REGION_FLAT(			\
339d323af9eSDaniel Boulby 						BL_COHERENT_RAM_BASE,		\
340d323af9eSDaniel Boulby 						BL_COHERENT_RAM_END		\
341d323af9eSDaniel Boulby 							- BL_COHERENT_RAM_BASE, \
3424bb72c47SZelalem Aweke 						MT_DEVICE | MT_RW | EL3_PAS)
343d323af9eSDaniel Boulby #endif
3441eb735d7SRoberto Vargas #if USE_ROMLIB
3451eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE		MAP_REGION_FLAT(			\
3461eb735d7SRoberto Vargas 						ROMLIB_RO_BASE,			\
3471eb735d7SRoberto Vargas 						ROMLIB_RO_LIMIT	- ROMLIB_RO_BASE,\
3484bb72c47SZelalem Aweke 						MT_CODE | EL3_PAS)
3491eb735d7SRoberto Vargas 
3501eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA		MAP_REGION_FLAT(			\
3511eb735d7SRoberto Vargas 						ROMLIB_RW_BASE,			\
3521eb735d7SRoberto Vargas 						ROMLIB_RW_END	- ROMLIB_RW_BASE,\
3534bb72c47SZelalem Aweke 						MT_MEMORY | MT_RW | EL3_PAS)
3541eb735d7SRoberto Vargas #endif
355d323af9eSDaniel Boulby 
356b4315306SDan Handley /*
3570f58d4f2SAntonio Nino Diaz  * Map mem_protect flash region with read and write permissions
3580f58d4f2SAntonio Nino Diaz  */
3590f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT		MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR,	\
3600f58d4f2SAntonio Nino Diaz 						V2M_FLASH_BLOCK_SIZE,		\
3610f58d4f2SAntonio Nino Diaz 						MT_DEVICE | MT_RW | MT_SECURE)
362a07c101aSManish V Badarkhe /*
363a07c101aSManish V Badarkhe  * Map the region for device tree configuration with read and write permissions
364a07c101aSManish V Badarkhe  */
365a07c101aSManish V Badarkhe #define ARM_MAP_BL_CONFIG_REGION	MAP_REGION_FLAT(ARM_BL_RAM_BASE,	\
366a07c101aSManish V Badarkhe 						(ARM_FW_CONFIGS_LIMIT		\
367a07c101aSManish V Badarkhe 							- ARM_BL_RAM_BASE),	\
3684bb72c47SZelalem Aweke 						MT_MEMORY | MT_RW | EL3_PAS)
369c8720729SZelalem Aweke /*
370c8720729SZelalem Aweke  * Map L0_GPT with read and write permissions
371c8720729SZelalem Aweke  */
372c8720729SZelalem Aweke #if ENABLE_RME
373c8720729SZelalem Aweke #define ARM_MAP_L0_GPT_REGION		MAP_REGION_FLAT(ARM_L0_GPT_ADDR_BASE,	\
374c8720729SZelalem Aweke 						ARM_L0_GPT_SIZE,		\
375c8720729SZelalem Aweke 						MT_MEMORY | MT_RW | MT_ROOT)
376c8720729SZelalem Aweke #endif
3770f58d4f2SAntonio Nino Diaz 
3780f58d4f2SAntonio Nino Diaz /*
3792ecaafd2SDaniel Boulby  * The max number of regions like RO(code), coherent and data required by
380b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
381b4315306SDan Handley  */
382dcb19591SManish V Badarkhe #define ARM_BL_REGIONS			7
383b4315306SDan Handley 
384b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
385b4315306SDan Handley 					 ARM_BL_REGIONS)
386b4315306SDan Handley 
387b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
3885fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTCTL_BASE
3895fb061e7SGary Morrison #define ARM_SYS_CNTCTL_BASE		PLAT_ARM_SYS_CNTCTL_BASE
3905fb061e7SGary Morrison #else
391af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE		UL(0x2a430000)
3925fb061e7SGary Morrison #endif
3935fb061e7SGary Morrison 
3945fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTREAD_BASE
3955fb061e7SGary Morrison #define ARM_SYS_CNTREAD_BASE		PLAT_ARM_SYS_CNTREAD_BASE
3965fb061e7SGary Morrison #else
397af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE		UL(0x2a800000)
3985fb061e7SGary Morrison #endif
3995fb061e7SGary Morrison 
4005fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_TIMCTL_BASE
4015fb061e7SGary Morrison #define ARM_SYS_TIMCTL_BASE		PLAT_ARM_SYS_TIMCTL_BASE
4025fb061e7SGary Morrison #else
403af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE		UL(0x2a810000)
4045fb061e7SGary Morrison #endif
4055fb061e7SGary Morrison 
4065fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_S
4075fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_S		PLAT_ARM_SYS_CNT_BASE_S
4085fb061e7SGary Morrison #else
409af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S		UL(0x2a820000)
4105fb061e7SGary Morrison #endif
4115fb061e7SGary Morrison 
4125fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_NS
4135fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_NS		PLAT_ARM_SYS_CNT_BASE_NS
4145fb061e7SGary Morrison #else
415af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS		UL(0x2a830000)
4165fb061e7SGary Morrison #endif
417b4315306SDan Handley 
418b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
419b4315306SDan Handley 
4207b4c1405SJuan Castillo /* Trusted Watchdog constants */
4215fb061e7SGary Morrison #ifdef PLAT_ARM_SP805_TWDG_BASE
4225fb061e7SGary Morrison #define ARM_SP805_TWDG_BASE		PLAT_ARM_SP805_TWDG_BASE
4235fb061e7SGary Morrison #else
424af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE		UL(0x2a490000)
4255fb061e7SGary Morrison #endif
4267b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
4277b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
4287b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
4297b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
4307b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
4317b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
4327b4c1405SJuan Castillo 
433b4315306SDan Handley /******************************************************************************
434b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
435b4315306SDan Handley  *****************************************************************************/
436b4315306SDan Handley 
437b09ba056SRoberto Vargas /*
43838dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
43938dce70fSSoby Mathew  * id will represent an invalid or a power down state.
44038dce70fSSoby Mathew  */
44138dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
44238dce70fSSoby Mathew 
44338dce70fSSoby Mathew /*
44438dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
44538dce70fSSoby Mathew  * higher than this is invalid.
44638dce70fSSoby Mathew  */
44738dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
44838dce70fSSoby Mathew 
449b4315306SDan Handley /*
450b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
451b4315306SDan Handley  * This is known only to the platform as it might have a combination of
452b4315306SDan Handley  * integrated and external caches.
453b4315306SDan Handley  */
454af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE		(U(1) << ARM_CACHE_WRITEBACK_SHIFT)
455b4315306SDan Handley 
456c228956aSSoby Mathew /*
45704e06973SManish V Badarkhe  * To enable FW_CONFIG to be loaded by BL1, define the corresponding base
458c228956aSSoby Mathew  * and limit. Leave enough space of BL2 meminfo.
459c228956aSSoby Mathew  */
46004e06973SManish V Badarkhe #define ARM_FW_CONFIG_BASE		(ARM_BL_RAM_BASE + sizeof(meminfo_t))
4612a0ef943SManish V Badarkhe #define ARM_FW_CONFIG_LIMIT		((ARM_BL_RAM_BASE + PAGE_SIZE) \
4622a0ef943SManish V Badarkhe 					+ (PAGE_SIZE / 2U))
4635b8d50e4SSathees Balya 
4645b8d50e4SSathees Balya /*
4655b8d50e4SSathees Balya  * Boot parameters passed from BL2 to BL31/BL32 are stored here
4665b8d50e4SSathees Balya  */
4672a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_BASE		(ARM_FW_CONFIG_LIMIT)
4682a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_LIMIT		(ARM_BL2_MEM_DESC_BASE \
4692a0ef943SManish V Badarkhe 					+ (PAGE_SIZE / 2U))
4705b8d50e4SSathees Balya 
4715b8d50e4SSathees Balya /*
4725b8d50e4SSathees Balya  * Define limit of firmware configuration memory:
47304e06973SManish V Badarkhe  * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory
4745b8d50e4SSathees Balya  */
475ce4ca1a8SManish V Badarkhe #define ARM_FW_CONFIGS_LIMIT		(ARM_BL_RAM_BASE + (PAGE_SIZE * 2))
476b4315306SDan Handley 
477c8720729SZelalem Aweke #if ENABLE_RME
478c8720729SZelalem Aweke /*
479c8720729SZelalem Aweke  * Store the L0 GPT on Trusted SRAM next to firmware
480c8720729SZelalem Aweke  * configuration memory, 4KB aligned.
481c8720729SZelalem Aweke  */
482c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE			(PAGE_SIZE)
483c8720729SZelalem Aweke #define ARM_L0_GPT_ADDR_BASE		(ARM_FW_CONFIGS_LIMIT)
484c8720729SZelalem Aweke #define ARM_L0_GPT_LIMIT		(ARM_L0_GPT_ADDR_BASE + ARM_L0_GPT_SIZE)
485c8720729SZelalem Aweke #else
486c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE			U(0)
487c8720729SZelalem Aweke #endif
488c8720729SZelalem Aweke 
489b4315306SDan Handley /*******************************************************************************
490b4315306SDan Handley  * BL1 specific defines.
491b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
492b4315306SDan Handley  * addresses.
493b4315306SDan Handley  ******************************************************************************/
494b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
495e31fb0faSlaurenw-arm #ifdef PLAT_BL1_RO_LIMIT
496e31fb0faSlaurenw-arm #define BL1_RO_LIMIT			PLAT_BL1_RO_LIMIT
497e31fb0faSlaurenw-arm #else
498b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
4991eb735d7SRoberto Vargas 					 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
5001eb735d7SRoberto Vargas 					    PLAT_ARM_MAX_ROMLIB_RO_SIZE))
501e31fb0faSlaurenw-arm #endif
502e31fb0faSlaurenw-arm 
503b4315306SDan Handley /*
504ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
505b4315306SDan Handley  */
506b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
507b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
5081eb735d7SRoberto Vargas 						(PLAT_ARM_MAX_BL1_RW_SIZE +\
5091eb735d7SRoberto Vargas 						 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
5101eb735d7SRoberto Vargas #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + 		\
5111eb735d7SRoberto Vargas 					    (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
5121eb735d7SRoberto Vargas 
5131eb735d7SRoberto Vargas #define ROMLIB_RO_BASE			BL1_RO_LIMIT
5141eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
5151eb735d7SRoberto Vargas 
5161eb735d7SRoberto Vargas #define ROMLIB_RW_BASE			(BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
5171eb735d7SRoberto Vargas #define ROMLIB_RW_END			(ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
518b4315306SDan Handley 
519b4315306SDan Handley /*******************************************************************************
520b4315306SDan Handley  * BL2 specific defines.
521b4315306SDan Handley  ******************************************************************************/
522c099cd39SSoby Mathew #if BL2_AT_EL3
523*69a131d8SManish V Badarkhe #if ENABLE_PIE
524*69a131d8SManish V Badarkhe /*
525*69a131d8SManish V Badarkhe  * As the BL31 image size appears to be increased when built with the ENABLE_PIE
526*69a131d8SManish V Badarkhe  * option, set BL2 base address to have enough space for BL31 in Trusted SRAM.
527*69a131d8SManish V Badarkhe  */
528*69a131d8SManish V Badarkhe #define BL2_BASE			(ARM_TRUSTED_SRAM_BASE + \
529*69a131d8SManish V Badarkhe 					(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \
530*69a131d8SManish V Badarkhe 					0x3000)
531*69a131d8SManish V Badarkhe #else
53242be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */
533c099cd39SSoby Mathew #define BL2_BASE			(ARM_TRUSTED_SRAM_BASE + \
534*69a131d8SManish V Badarkhe 					(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \
535*69a131d8SManish V Badarkhe 					0x2000)
536*69a131d8SManish V Badarkhe #endif /* ENABLE_PIE */
537c099cd39SSoby Mathew #define BL2_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
538c099cd39SSoby Mathew 
539c099cd39SSoby Mathew #else
5404518dd9aSDavid Wang /*
5414518dd9aSDavid Wang  * Put BL2 just below BL1.
5424518dd9aSDavid Wang  */
5434518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
5444518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
5454518dd9aSDavid Wang #endif
546b4315306SDan Handley 
547b4315306SDan Handley /*******************************************************************************
548d178637dSJuan Castillo  * BL31 specific defines.
549b4315306SDan Handley  ******************************************************************************/
5500c1f197aSMadhukar Pappireddy #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION
5514518dd9aSDavid Wang /*
5524518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
5534518dd9aSDavid Wang  */
5544518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
5554518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
5564518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
5570c1f197aSMadhukar Pappireddy /*
5580c1f197aSMadhukar Pappireddy  * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM.
5590c1f197aSMadhukar Pappireddy  * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten.
5600c1f197aSMadhukar Pappireddy  */
5610c1f197aSMadhukar Pappireddy #if SEPARATE_NOBITS_REGION
5620c1f197aSMadhukar Pappireddy #define BL31_NOBITS_BASE		BL2_BASE
5630c1f197aSMadhukar Pappireddy #define BL31_NOBITS_LIMIT		BL2_LIMIT
5640c1f197aSMadhukar Pappireddy #endif /* SEPARATE_NOBITS_REGION */
565fd5763eaSQixiang Xu #elif (RESET_TO_BL31)
566133a5c68SManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/
567133a5c68SManish Pandey # if !ENABLE_PIE
568133a5c68SManish Pandey #  error "BL31 must be a PIE if RESET_TO_BL31=1."
569133a5c68SManish Pandey #endif
570fd5763eaSQixiang Xu /*
57155cf015cSSoby Mathew  * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
572d4580d17SSoby Mathew  * used for building BL31 and not used for loading BL31.
573fd5763eaSQixiang Xu  */
57455cf015cSSoby Mathew #  define BL31_BASE			0x0
57555cf015cSSoby Mathew #  define BL31_LIMIT			PLAT_ARM_MAX_BL31_SIZE
5764518dd9aSDavid Wang #else
577c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/
578c099cd39SSoby Mathew #define BL31_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
579c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL31_SIZE)
580c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT		BL2_BASE
58142be6fc5SDimitris Papastamos /*
58242be6fc5SDimitris Papastamos  * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
58342be6fc5SDimitris Papastamos  * because in the BL2_AT_EL3 configuration, BL2 is always resident.
58442be6fc5SDimitris Papastamos  */
58542be6fc5SDimitris Papastamos #if BL2_AT_EL3
58642be6fc5SDimitris Papastamos #define BL31_LIMIT			BL2_BASE
58742be6fc5SDimitris Papastamos #else
588b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
5894518dd9aSDavid Wang #endif
59042be6fc5SDimitris Papastamos #endif
591b4315306SDan Handley 
592c8720729SZelalem Aweke /******************************************************************************
593c8720729SZelalem Aweke  * RMM specific defines
594c8720729SZelalem Aweke  *****************************************************************************/
595c8720729SZelalem Aweke #if ENABLE_RME
596c8720729SZelalem Aweke #define RMM_BASE			(ARM_REALM_BASE)
597c8720729SZelalem Aweke #define RMM_LIMIT			(RMM_BASE + ARM_REALM_SIZE)
598c8720729SZelalem Aweke #endif
599c8720729SZelalem Aweke 
600402b3cf8SJulius Werner #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME
601b4315306SDan Handley /*******************************************************************************
6025744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch32 mode
6035744e874SSoby Mathew  ******************************************************************************/
6045744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
6057285fd5fSManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/
6067285fd5fSManish Pandey # if !ENABLE_PIE
6077285fd5fSManish Pandey #  error "BL32 must be a PIE if RESET_TO_SP_MIN=1."
6087285fd5fSManish Pandey #endif
609c099cd39SSoby Mathew /*
6107285fd5fSManish Pandey  * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely
6117285fd5fSManish Pandey  * used for building BL32 and not used for loading BL32.
612c099cd39SSoby Mathew  */
6137285fd5fSManish Pandey #  define BL32_BASE			0x0
6147285fd5fSManish Pandey #  define BL32_LIMIT			PLAT_ARM_MAX_BL32_SIZE
6155744e874SSoby Mathew # else
616c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/
617c099cd39SSoby Mathew #  define BL32_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
618c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL32_SIZE)
619c099cd39SSoby Mathew #  define BL32_PROGBITS_LIMIT		BL2_BASE
6205744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
6215744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
6225744e874SSoby Mathew 
6235744e874SSoby Mathew #else
6245744e874SSoby Mathew /*******************************************************************************
6255744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch64 mode
626b4315306SDan Handley  ******************************************************************************/
627b4315306SDan Handley /*
628b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
629b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
630b4315306SDan Handley  * controller.
631b4315306SDan Handley  */
6322d65ea19SMarc Bonnici # if SPM_MM || SPMC_AT_EL3
633e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
634e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
635e29efeb1SAntonio Nino Diaz #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
636e29efeb1SAntonio Nino Diaz #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
637e29efeb1SAntonio Nino Diaz 						ARM_AP_TZC_DRAM1_SIZE)
63864758c97SAchin Gupta # elif defined(SPD_spmd)
63964758c97SAchin Gupta #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
64064758c97SAchin Gupta #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
641d32113c7SArunachalam Ganapathy #  define BL32_BASE			PLAT_ARM_SPMC_BASE
642d32113c7SArunachalam Ganapathy #  define BL32_LIMIT			(PLAT_ARM_SPMC_BASE +		\
643d32113c7SArunachalam Ganapathy 						 PLAT_ARM_SPMC_SIZE)
644e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM
6454518dd9aSDavid Wang #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
6464518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
6474518dd9aSDavid Wang #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
6484518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
6494518dd9aSDavid Wang #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
6504518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
6514518dd9aSDavid Wang #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
6524518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
6534518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
654b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
655b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
656c099cd39SSoby Mathew #  define TSP_PROGBITS_LIMIT		BL31_BASE
65704e06973SManish V Badarkhe #  define BL32_BASE			ARM_FW_CONFIGS_LIMIT
658b4315306SDan Handley #  define BL32_LIMIT			BL31_BASE
659b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
660b4315306SDan Handley #  define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
661b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
662b4315306SDan Handley #  define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
663b4315306SDan Handley #  define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
664f21c6321SAntonio Nino Diaz 						+ (UL(1) << 21))
665b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
666b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
667b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
668b4315306SDan Handley #  define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
669b4315306SDan Handley #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
670b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
671b4315306SDan Handley # else
672b4315306SDan Handley #  error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
673b4315306SDan Handley # endif
674402b3cf8SJulius Werner #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */
675b4315306SDan Handley 
676e29efeb1SAntonio Nino Diaz /*
677e29efeb1SAntonio Nino Diaz  * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
6782d65ea19SMarc Bonnici  * SPD and no SPM-MM and no SPMC-AT-EL3, as they are the only ones that can be
6792d65ea19SMarc Bonnici  * used as BL32.
680e29efeb1SAntonio Nino Diaz  */
681402b3cf8SJulius Werner #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME
6822d65ea19SMarc Bonnici # if defined(SPD_none) && !SPM_MM && !SPMC_AT_EL3
68381d139d5SAntonio Nino Diaz #  undef BL32_BASE
6842d65ea19SMarc Bonnici # endif /* defined(SPD_none) && !SPM_MM || !SPMC_AT_EL3 */
685402b3cf8SJulius Werner #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */
68681d139d5SAntonio Nino Diaz 
687436223deSYatharth Kochar /*******************************************************************************
688436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
689436223deSYatharth Kochar  ******************************************************************************/
690436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
6915744e874SSoby Mathew #define BL2U_LIMIT			BL2_LIMIT
6925744e874SSoby Mathew 
693436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
694f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + UL(0x03EB8000))
695436223deSYatharth Kochar 
696b4315306SDan Handley /*
697b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
698b4315306SDan Handley  */
699b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
700b4315306SDan Handley 
701b4315306SDan Handley 
702e25e6f41SVikram Kanigiri /*
703e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
704e25e6f41SVikram Kanigiri  */
705e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
706e25e6f41SVikram Kanigiri 
7070bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */
7080b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI			0x10
7090bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI		0x60
7100bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI		0x70
7110bef0edfSJeenu Viswambharan 
7120bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */
713262aceaaSSandeep Tripathy #define PLAT_PRI_BITS			3
714e25e6f41SVikram Kanigiri 
7150baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */
7160baec2abSJeenu Viswambharan #define ARM_SDEI_SGI			ARM_IRQ_SEC_SGI_0
7170baec2abSJeenu Viswambharan 
718cbf9e84aSBalint Dobszay #if SDEI_IN_FCONF
719cbf9e84aSBalint Dobszay /* ARM SDEI dynamic private event max count */
720cbf9e84aSBalint Dobszay #define ARM_SDEI_DP_EVENT_MAX_CNT	3
721cbf9e84aSBalint Dobszay 
722cbf9e84aSBalint Dobszay /* ARM SDEI dynamic shared event max count */
723cbf9e84aSBalint Dobszay #define ARM_SDEI_DS_EVENT_MAX_CNT	3
724cbf9e84aSBalint Dobszay #else
7250baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */
7260baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0		1000
7270baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1		1001
7280baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2		1002
7290baec2abSJeenu Viswambharan 
7300baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */
7310baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0		2000
7320baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1		2001
7330baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2		2002
7340baec2abSJeenu Viswambharan 
7357bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \
7367bdf0c1fSJeenu Viswambharan 	SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
7377bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
7387bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
7397bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
7407bdf0c1fSJeenu Viswambharan 
7417bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \
7427bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
7437bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
7447bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
745cbf9e84aSBalint Dobszay #endif /* SDEI_IN_FCONF */
7467bdf0c1fSJeenu Viswambharan 
7471083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */
748