xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision 5fb061e761ee98d6ba1938d87efcc26a29ef0a87)
1b4315306SDan Handley /*
203b201c0Slaurenw-arm  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H
71083b2b3SAntonio Nino Diaz #define ARM_DEF_H
8b4315306SDan Handley 
909d40e0eSAntonio Nino Diaz #include <arch.h>
1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
1109d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h>
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h>
1553adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h>
1609d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h>
17b4315306SDan Handley 
18b4315306SDan Handley /******************************************************************************
19b4315306SDan Handley  * Definitions common to all ARM standard platforms
20b4315306SDan Handley  *****************************************************************************/
21b4315306SDan Handley 
22a6ffddecSMax Shvetsov /*
23a6ffddecSMax Shvetsov  * Root of trust key hash lengths
24a6ffddecSMax Shvetsov  */
25a6ffddecSMax Shvetsov #define ARM_ROTPK_HEADER_LEN		19
26a6ffddecSMax Shvetsov #define ARM_ROTPK_HASH_LEN		32
27a6ffddecSMax Shvetsov 
28d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
29f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL		ULL(0x0f1e2d3c4b5a6978)
30b4315306SDan Handley 
315b33ad17SDeepika Bhavnani #define ARM_SYSTEM_COUNT		U(1)
32b4315306SDan Handley 
33b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
34b4315306SDan Handley 
3538dce70fSSoby Mathew /*
3638dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
3738dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
3838dce70fSSoby Mathew  */
3938dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
4038dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
415f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
420e27faf4SChandni Cherukuri #define ARM_PWR_LVL3		MPIDR_AFFLVL3
4338dce70fSSoby Mathew 
4438dce70fSSoby Mathew /*
4538dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
4638dce70fSSoby Mathew  *  within the power-state parameter.
4738dce70fSSoby Mathew  */
4838dce70fSSoby Mathew /* Local power state for power domains in Run state. */
491083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN	U(0)
5038dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
511083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET	U(1)
5238dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
5338dce70fSSoby Mathew    domains */
541083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF	U(2)
5538dce70fSSoby Mathew 
56b4315306SDan Handley /* Memory location options for TSP */
57b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
58b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
59b4315306SDan Handley #define ARM_DRAM_ID			2
60b4315306SDan Handley 
61*5fb061e7SGary Morrison #ifdef PLAT_ARM_TRUSTED_SRAM_BASE
6203b201c0Slaurenw-arm #define ARM_TRUSTED_SRAM_BASE		PLAT_ARM_TRUSTED_SRAM_BASE
6303b201c0Slaurenw-arm #else
64af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE		UL(0x04000000)
65*5fb061e7SGary Morrison #endif /* PLAT_ARM_TRUSTED_SRAM_BASE */
6603b201c0Slaurenw-arm 
67b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
68af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE		UL(0x00001000)	/* 4 KB */
69b4315306SDan Handley 
70b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
71b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
72b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
73b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
74b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
75b4315306SDan Handley 
76b4315306SDan Handley /*
77b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
78b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
79b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
80b4315306SDan Handley  */
81af6491f8SAntonio Nino Diaz #define ARM_TZC_DRAM1_SIZE		UL(0x01000000)
82b4315306SDan Handley 
83b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
84b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
85b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
86b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
87b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
887b4e1fbbSAlexei Fedorov 					 ARM_SCP_TZC_DRAM1_SIZE - 1U)
89b4315306SDan Handley 
90a22dffc6SSoby Mathew /*
91a22dffc6SSoby Mathew  * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime
92a22dffc6SSoby Mathew  * firmware. This region is meant to be NOLOAD and will not be zero
93a22dffc6SSoby Mathew  * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
94a22dffc6SSoby Mathew  * placed here.
95a22dffc6SSoby Mathew  */
96a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_BASE		(ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE)
97af6491f8SAntonio Nino Diaz #define ARM_EL3_TZC_DRAM1_SIZE		UL(0x00200000) /* 2 MB */
98a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END		(ARM_EL3_TZC_DRAM1_BASE +	\
997b4e1fbbSAlexei Fedorov 					ARM_EL3_TZC_DRAM1_SIZE - 1U)
100a22dffc6SSoby Mathew 
101b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
102b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
103b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
104b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
105a22dffc6SSoby Mathew 					 (ARM_SCP_TZC_DRAM1_SIZE +	\
106a22dffc6SSoby Mathew 					 ARM_EL3_TZC_DRAM1_SIZE))
107b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
1087b4e1fbbSAlexei Fedorov 					 ARM_AP_TZC_DRAM1_SIZE - 1U)
109b4315306SDan Handley 
110e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */
111e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG
112e60f2af9SSoby Mathew /*
113e60f2af9SSoby Mathew  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
114e60f2af9SSoby Mathew  * This is required by CryptoCell to authenticate BL33 which is loaded
115e60f2af9SSoby Mathew  * into the Non Secure DDR.
116e60f2af9SSoby Mathew  */
117e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
118e60f2af9SSoby Mathew #else
119e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
120e60f2af9SSoby Mathew #endif
121e60f2af9SSoby Mathew 
12254661cd2SSummer Qin #ifdef SPD_opteed
12354661cd2SSummer Qin /*
12404f72baeSJens Wiklander  * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
12504f72baeSJens Wiklander  * load/authenticate the trusted os extra image. The first 512KB of
12604f72baeSJens Wiklander  * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
12704f72baeSJens Wiklander  * for OPTEE is paged image which only include the paging part using
12804f72baeSJens Wiklander  * virtual memory but without "init" data. OPTEE will copy the "init" data
12904f72baeSJens Wiklander  * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
13004f72baeSJens Wiklander  * extra image behind the "init" data.
13154661cd2SSummer Qin  */
13204f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(ARM_AP_TZC_DRAM1_BASE + \
13304f72baeSJens Wiklander 					 ARM_AP_TZC_DRAM1_SIZE - \
13404f72baeSJens Wiklander 					 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
135af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	UL(0x400000)
13654661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(		\
13754661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
13854661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
13954661cd2SSummer Qin 					MT_MEMORY | MT_RW | MT_SECURE)
140b3ba6fdaSSoby Mathew 
141b3ba6fdaSSoby Mathew /*
142b3ba6fdaSSoby Mathew  * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
143b3ba6fdaSSoby Mathew  * support is enabled).
144b3ba6fdaSSoby Mathew  */
145b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM		MAP_REGION_FLAT(		\
146b3ba6fdaSSoby Mathew 						BL32_BASE,		\
147b3ba6fdaSSoby Mathew 						BL32_LIMIT - BL32_BASE,	\
148b3ba6fdaSSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
14954661cd2SSummer Qin #endif /* SPD_opteed */
150b4315306SDan Handley 
151b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
152b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
153b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
154b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
1557b4e1fbbSAlexei Fedorov 					 ARM_NS_DRAM1_SIZE - 1U)
156*5fb061e7SGary Morrison #ifdef PLAT_ARM_DRAM1_BASE
15703b201c0Slaurenw-arm #define ARM_DRAM1_BASE			PLAT_ARM_DRAM1_BASE
15803b201c0Slaurenw-arm #else
1593d449de0SSandrine Bailleux #define ARM_DRAM1_BASE			ULL(0x80000000)
160*5fb061e7SGary Morrison #endif /* PLAT_ARM_DRAM1_BASE */
16103b201c0Slaurenw-arm 
1623d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE			ULL(0x80000000)
163b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
1647b4e1fbbSAlexei Fedorov 					 ARM_DRAM1_SIZE - 1U)
165b4315306SDan Handley 
1666bb6015fSSami Mujawar #define ARM_DRAM2_BASE			PLAT_ARM_DRAM2_BASE
167b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
168b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
1697b4e1fbbSAlexei Fedorov 					 ARM_DRAM2_SIZE - 1U)
170b4315306SDan Handley 
171b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
172b4315306SDan Handley 
173b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
174b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
175b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
176b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
177b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
178b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
179b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
180b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
181b4315306SDan Handley 
18227573c59SAchin Gupta /*
183b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
184b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the lists will be merged and treated
185b2c363b1SJeenu Viswambharan  * as Group 0 interrupts.
186b2c363b1SJeenu Viswambharan  */
187b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \
188fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
189b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
190fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
191b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
192fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
193b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
194fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
195b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
196fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
197b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
198fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
199b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
200fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
201b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
202b2c363b1SJeenu Viswambharan 
203b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \
204fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
205b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
206fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
207b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
208b2c363b1SJeenu Viswambharan 
209b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
210b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
211b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
21274eb26e4SJuan Castillo 						MT_DEVICE | MT_RW | MT_SECURE)
213b4315306SDan Handley 
214b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
215b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
216b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
217b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
218b4315306SDan Handley 
219b09ba056SRoberto Vargas #define ARM_MAP_DRAM2			MAP_REGION_FLAT(		\
220b09ba056SRoberto Vargas 						ARM_DRAM2_BASE,		\
221b09ba056SRoberto Vargas 						ARM_DRAM2_SIZE,		\
222b09ba056SRoberto Vargas 						MT_MEMORY | MT_RW | MT_NS)
223b09ba056SRoberto Vargas 
224b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
225b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
226b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
227b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
228b4315306SDan Handley 
2294518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2304518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM		MAP_REGION_FLAT(		\
2314518dd9aSDavid Wang 						BL31_BASE,		\
2324518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE,	\
2334518dd9aSDavid Wang 						MT_MEMORY | MT_RW | MT_SECURE)
2344518dd9aSDavid Wang #endif
235b4315306SDan Handley 
236a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM		MAP_REGION_FLAT(			\
237a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_BASE,	\
238a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_SIZE,	\
239a22dffc6SSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
240a22dffc6SSoby Mathew 
24164758c97SAchin Gupta #if defined(SPD_spmd)
24264758c97SAchin Gupta #define ARM_MAP_TRUSTED_DRAM		MAP_REGION_FLAT(		    \
24364758c97SAchin Gupta 						PLAT_ARM_TRUSTED_DRAM_BASE, \
24464758c97SAchin Gupta 						PLAT_ARM_TRUSTED_DRAM_SIZE, \
24564758c97SAchin Gupta 						MT_MEMORY | MT_RW | MT_SECURE)
24664758c97SAchin Gupta #endif
24764758c97SAchin Gupta 
24864758c97SAchin Gupta 
2492ecaafd2SDaniel Boulby /*
250ba597da7SJohn Tsichritzis  * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
251ba597da7SJohn Tsichritzis  * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
252ba597da7SJohn Tsichritzis  * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
253ba597da7SJohn Tsichritzis  * to be able to access the heap.
254ba597da7SJohn Tsichritzis  */
255ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW		MAP_REGION_FLAT(	\
256ba597da7SJohn Tsichritzis 					BL1_RW_BASE,	\
257ba597da7SJohn Tsichritzis 					BL1_RW_LIMIT - BL1_RW_BASE, \
258ba597da7SJohn Tsichritzis 					MT_MEMORY | MT_RW | MT_SECURE)
259ba597da7SJohn Tsichritzis 
260ba597da7SJohn Tsichritzis /*
2612ecaafd2SDaniel Boulby  * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
2622ecaafd2SDaniel Boulby  * otherwise one region is defined containing both.
2632ecaafd2SDaniel Boulby  */
264d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA
2652ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
266d323af9eSDaniel Boulby 						BL_CODE_BASE,			\
267d323af9eSDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
2682ecaafd2SDaniel Boulby 						MT_CODE | MT_SECURE),		\
2692ecaafd2SDaniel Boulby 					MAP_REGION_FLAT(			\
270d323af9eSDaniel Boulby 						BL_RO_DATA_BASE,		\
271d323af9eSDaniel Boulby 						BL_RO_DATA_END			\
272d323af9eSDaniel Boulby 							- BL_RO_DATA_BASE,	\
273d323af9eSDaniel Boulby 						MT_RO_DATA | MT_SECURE)
2742ecaafd2SDaniel Boulby #else
2752ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
2762ecaafd2SDaniel Boulby 						BL_CODE_BASE,			\
2772ecaafd2SDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
2782ecaafd2SDaniel Boulby 						MT_CODE | MT_SECURE)
279d323af9eSDaniel Boulby #endif
280d323af9eSDaniel Boulby #if USE_COHERENT_MEM
281d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM		MAP_REGION_FLAT(			\
282d323af9eSDaniel Boulby 						BL_COHERENT_RAM_BASE,		\
283d323af9eSDaniel Boulby 						BL_COHERENT_RAM_END		\
284d323af9eSDaniel Boulby 							- BL_COHERENT_RAM_BASE, \
285d323af9eSDaniel Boulby 						MT_DEVICE | MT_RW | MT_SECURE)
286d323af9eSDaniel Boulby #endif
2871eb735d7SRoberto Vargas #if USE_ROMLIB
2881eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE		MAP_REGION_FLAT(			\
2891eb735d7SRoberto Vargas 						ROMLIB_RO_BASE,			\
2901eb735d7SRoberto Vargas 						ROMLIB_RO_LIMIT	- ROMLIB_RO_BASE,\
2911eb735d7SRoberto Vargas 						MT_CODE | MT_SECURE)
2921eb735d7SRoberto Vargas 
2931eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA		MAP_REGION_FLAT(			\
2941eb735d7SRoberto Vargas 						ROMLIB_RW_BASE,			\
2951eb735d7SRoberto Vargas 						ROMLIB_RW_END	- ROMLIB_RW_BASE,\
2961eb735d7SRoberto Vargas 						MT_MEMORY | MT_RW | MT_SECURE)
2971eb735d7SRoberto Vargas #endif
298d323af9eSDaniel Boulby 
299b4315306SDan Handley /*
3000f58d4f2SAntonio Nino Diaz  * Map mem_protect flash region with read and write permissions
3010f58d4f2SAntonio Nino Diaz  */
3020f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT		MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR,	\
3030f58d4f2SAntonio Nino Diaz 						V2M_FLASH_BLOCK_SIZE,		\
3040f58d4f2SAntonio Nino Diaz 						MT_DEVICE | MT_RW | MT_SECURE)
305a07c101aSManish V Badarkhe /*
306a07c101aSManish V Badarkhe  * Map the region for device tree configuration with read and write permissions
307a07c101aSManish V Badarkhe  */
308a07c101aSManish V Badarkhe #define ARM_MAP_BL_CONFIG_REGION	MAP_REGION_FLAT(ARM_BL_RAM_BASE,	\
309a07c101aSManish V Badarkhe 						(ARM_FW_CONFIGS_LIMIT		\
310a07c101aSManish V Badarkhe 							- ARM_BL_RAM_BASE),	\
311a07c101aSManish V Badarkhe 						MT_MEMORY | MT_RW | MT_SECURE)
3120f58d4f2SAntonio Nino Diaz 
3130f58d4f2SAntonio Nino Diaz /*
3142ecaafd2SDaniel Boulby  * The max number of regions like RO(code), coherent and data required by
315b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
316b4315306SDan Handley  */
317a07c101aSManish V Badarkhe #define ARM_BL_REGIONS			6
318b4315306SDan Handley 
319b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
320b4315306SDan Handley 					 ARM_BL_REGIONS)
321b4315306SDan Handley 
322b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
323*5fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTCTL_BASE
324*5fb061e7SGary Morrison #define ARM_SYS_CNTCTL_BASE             PLAT_ARM_SYS_CNTCTL_BASE
325*5fb061e7SGary Morrison #else
326af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE		UL(0x2a430000)
327*5fb061e7SGary Morrison #endif
328*5fb061e7SGary Morrison 
329*5fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTREAD_BASE
330*5fb061e7SGary Morrison #define ARM_SYS_CNTREAD_BASE             PLAT_ARM_SYS_CNTREAD_BASE
331*5fb061e7SGary Morrison #else
332af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE		UL(0x2a800000)
333*5fb061e7SGary Morrison #endif
334*5fb061e7SGary Morrison 
335*5fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_TIMCTL_BASE
336*5fb061e7SGary Morrison #define ARM_SYS_TIMCTL_BASE             PLAT_ARM_SYS_TIMCTL_BASE
337*5fb061e7SGary Morrison #else
338af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE		UL(0x2a810000)
339*5fb061e7SGary Morrison #endif
340*5fb061e7SGary Morrison 
341*5fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_S
342*5fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_S             PLAT_ARM_SYS_CNT_BASE_S
343*5fb061e7SGary Morrison #else
344af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S		UL(0x2a820000)
345*5fb061e7SGary Morrison #endif
346*5fb061e7SGary Morrison 
347*5fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_NS
348*5fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_NS             PLAT_ARM_SYS_CNT_BASE_NS
349*5fb061e7SGary Morrison #else
350af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS		UL(0x2a830000)
351*5fb061e7SGary Morrison #endif
352b4315306SDan Handley 
353b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
354b4315306SDan Handley 
3557b4c1405SJuan Castillo /* Trusted Watchdog constants */
356*5fb061e7SGary Morrison #ifdef PLAT_ARM_SP805_TWDG_BASE
357*5fb061e7SGary Morrison #define ARM_SP805_TWDG_BASE             PLAT_ARM_SP805_TWDG_BASE
358*5fb061e7SGary Morrison #else
359af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE		UL(0x2a490000)
360*5fb061e7SGary Morrison #endif
3617b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
3627b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
3637b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
3647b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
3657b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
3667b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
3677b4c1405SJuan Castillo 
368b4315306SDan Handley /******************************************************************************
369b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
370b4315306SDan Handley  *****************************************************************************/
371b4315306SDan Handley 
372b09ba056SRoberto Vargas /*
37338dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
37438dce70fSSoby Mathew  * id will represent an invalid or a power down state.
37538dce70fSSoby Mathew  */
37638dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
37738dce70fSSoby Mathew 
37838dce70fSSoby Mathew /*
37938dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
38038dce70fSSoby Mathew  * higher than this is invalid.
38138dce70fSSoby Mathew  */
38238dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
38338dce70fSSoby Mathew 
384b4315306SDan Handley /*
385b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
386b4315306SDan Handley  * This is known only to the platform as it might have a combination of
387b4315306SDan Handley  * integrated and external caches.
388b4315306SDan Handley  */
389af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE		(U(1) << ARM_CACHE_WRITEBACK_SHIFT)
390b4315306SDan Handley 
391c228956aSSoby Mathew /*
39204e06973SManish V Badarkhe  * To enable FW_CONFIG to be loaded by BL1, define the corresponding base
393c228956aSSoby Mathew  * and limit. Leave enough space of BL2 meminfo.
394c228956aSSoby Mathew  */
39504e06973SManish V Badarkhe #define ARM_FW_CONFIG_BASE		(ARM_BL_RAM_BASE + sizeof(meminfo_t))
3962a0ef943SManish V Badarkhe #define ARM_FW_CONFIG_LIMIT		((ARM_BL_RAM_BASE + PAGE_SIZE) \
3972a0ef943SManish V Badarkhe 					+ (PAGE_SIZE / 2U))
3985b8d50e4SSathees Balya 
3995b8d50e4SSathees Balya /*
4005b8d50e4SSathees Balya  * Boot parameters passed from BL2 to BL31/BL32 are stored here
4015b8d50e4SSathees Balya  */
4022a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_BASE		(ARM_FW_CONFIG_LIMIT)
4032a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_LIMIT		(ARM_BL2_MEM_DESC_BASE \
4042a0ef943SManish V Badarkhe 					+ (PAGE_SIZE / 2U))
4055b8d50e4SSathees Balya 
4065b8d50e4SSathees Balya /*
4075b8d50e4SSathees Balya  * Define limit of firmware configuration memory:
40804e06973SManish V Badarkhe  * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory
4095b8d50e4SSathees Balya  */
410ce4ca1a8SManish V Badarkhe #define ARM_FW_CONFIGS_LIMIT		(ARM_BL_RAM_BASE + (PAGE_SIZE * 2))
411b4315306SDan Handley 
412b4315306SDan Handley /*******************************************************************************
413b4315306SDan Handley  * BL1 specific defines.
414b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
415b4315306SDan Handley  * addresses.
416b4315306SDan Handley  ******************************************************************************/
417b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
418b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
4191eb735d7SRoberto Vargas 					 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
4201eb735d7SRoberto Vargas 					    PLAT_ARM_MAX_ROMLIB_RO_SIZE))
421b4315306SDan Handley /*
422ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
423b4315306SDan Handley  */
424b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
425b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
4261eb735d7SRoberto Vargas 						(PLAT_ARM_MAX_BL1_RW_SIZE +\
4271eb735d7SRoberto Vargas 						 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
4281eb735d7SRoberto Vargas #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + 		\
4291eb735d7SRoberto Vargas 					    (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
4301eb735d7SRoberto Vargas 
4311eb735d7SRoberto Vargas #define ROMLIB_RO_BASE			BL1_RO_LIMIT
4321eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
4331eb735d7SRoberto Vargas 
4341eb735d7SRoberto Vargas #define ROMLIB_RW_BASE			(BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
4351eb735d7SRoberto Vargas #define ROMLIB_RW_END			(ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
436b4315306SDan Handley 
437b4315306SDan Handley /*******************************************************************************
438b4315306SDan Handley  * BL2 specific defines.
439b4315306SDan Handley  ******************************************************************************/
440c099cd39SSoby Mathew #if BL2_AT_EL3
44142be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */
442c099cd39SSoby Mathew #define BL2_BASE			(ARM_TRUSTED_SRAM_BASE + \
44342be6fc5SDimitris Papastamos 						(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000)
444c099cd39SSoby Mathew #define BL2_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
445c099cd39SSoby Mathew 
446c099cd39SSoby Mathew #else
4474518dd9aSDavid Wang /*
4484518dd9aSDavid Wang  * Put BL2 just below BL1.
4494518dd9aSDavid Wang  */
4504518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
4514518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
4524518dd9aSDavid Wang #endif
453b4315306SDan Handley 
454b4315306SDan Handley /*******************************************************************************
455d178637dSJuan Castillo  * BL31 specific defines.
456b4315306SDan Handley  ******************************************************************************/
4570c1f197aSMadhukar Pappireddy #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION
4584518dd9aSDavid Wang /*
4594518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
4604518dd9aSDavid Wang  */
4614518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
4624518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
4634518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4640c1f197aSMadhukar Pappireddy /*
4650c1f197aSMadhukar Pappireddy  * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM.
4660c1f197aSMadhukar Pappireddy  * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten.
4670c1f197aSMadhukar Pappireddy  */
4680c1f197aSMadhukar Pappireddy #if SEPARATE_NOBITS_REGION
4690c1f197aSMadhukar Pappireddy #define BL31_NOBITS_BASE		BL2_BASE
4700c1f197aSMadhukar Pappireddy #define BL31_NOBITS_LIMIT		BL2_LIMIT
4710c1f197aSMadhukar Pappireddy #endif /* SEPARATE_NOBITS_REGION */
472fd5763eaSQixiang Xu #elif (RESET_TO_BL31)
473133a5c68SManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/
474133a5c68SManish Pandey # if !ENABLE_PIE
475133a5c68SManish Pandey #  error "BL31 must be a PIE if RESET_TO_BL31=1."
476133a5c68SManish Pandey #endif
477fd5763eaSQixiang Xu /*
47855cf015cSSoby Mathew  * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
479d4580d17SSoby Mathew  * used for building BL31 and not used for loading BL31.
480fd5763eaSQixiang Xu  */
48155cf015cSSoby Mathew #  define BL31_BASE			0x0
48255cf015cSSoby Mathew #  define BL31_LIMIT			PLAT_ARM_MAX_BL31_SIZE
4834518dd9aSDavid Wang #else
484c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/
485c099cd39SSoby Mathew #define BL31_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
486c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL31_SIZE)
487c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT		BL2_BASE
48842be6fc5SDimitris Papastamos /*
48942be6fc5SDimitris Papastamos  * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
49042be6fc5SDimitris Papastamos  * because in the BL2_AT_EL3 configuration, BL2 is always resident.
49142be6fc5SDimitris Papastamos  */
49242be6fc5SDimitris Papastamos #if BL2_AT_EL3
49342be6fc5SDimitris Papastamos #define BL31_LIMIT			BL2_BASE
49442be6fc5SDimitris Papastamos #else
495b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4964518dd9aSDavid Wang #endif
49742be6fc5SDimitris Papastamos #endif
498b4315306SDan Handley 
499402b3cf8SJulius Werner #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME
500b4315306SDan Handley /*******************************************************************************
5015744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch32 mode
5025744e874SSoby Mathew  ******************************************************************************/
5035744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
5047285fd5fSManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/
5057285fd5fSManish Pandey # if !ENABLE_PIE
5067285fd5fSManish Pandey #  error "BL32 must be a PIE if RESET_TO_SP_MIN=1."
5077285fd5fSManish Pandey #endif
508c099cd39SSoby Mathew /*
5097285fd5fSManish Pandey  * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely
5107285fd5fSManish Pandey  * used for building BL32 and not used for loading BL32.
511c099cd39SSoby Mathew  */
5127285fd5fSManish Pandey #  define BL32_BASE			0x0
5137285fd5fSManish Pandey #  define BL32_LIMIT			PLAT_ARM_MAX_BL32_SIZE
5145744e874SSoby Mathew # else
515c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/
516c099cd39SSoby Mathew #  define BL32_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
517c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL32_SIZE)
518c099cd39SSoby Mathew #  define BL32_PROGBITS_LIMIT		BL2_BASE
5195744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
5205744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
5215744e874SSoby Mathew 
5225744e874SSoby Mathew #else
5235744e874SSoby Mathew /*******************************************************************************
5245744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch64 mode
525b4315306SDan Handley  ******************************************************************************/
526b4315306SDan Handley /*
527b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
528b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
529b4315306SDan Handley  * controller.
530b4315306SDan Handley  */
531538b0020SPaul Beesley # if SPM_MM
532e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
533e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
534e29efeb1SAntonio Nino Diaz #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
535e29efeb1SAntonio Nino Diaz #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
536e29efeb1SAntonio Nino Diaz 						ARM_AP_TZC_DRAM1_SIZE)
53764758c97SAchin Gupta # elif defined(SPD_spmd)
53864758c97SAchin Gupta #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
53964758c97SAchin Gupta #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
540d32113c7SArunachalam Ganapathy #  define BL32_BASE			PLAT_ARM_SPMC_BASE
541d32113c7SArunachalam Ganapathy #  define BL32_LIMIT			(PLAT_ARM_SPMC_BASE +		\
542d32113c7SArunachalam Ganapathy 						 PLAT_ARM_SPMC_SIZE)
543e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM
5444518dd9aSDavid Wang #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
5454518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
5464518dd9aSDavid Wang #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
5474518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
5484518dd9aSDavid Wang #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
5494518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
5504518dd9aSDavid Wang #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
5514518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
5524518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
553b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
554b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
555c099cd39SSoby Mathew #  define TSP_PROGBITS_LIMIT		BL31_BASE
55604e06973SManish V Badarkhe #  define BL32_BASE			ARM_FW_CONFIGS_LIMIT
557b4315306SDan Handley #  define BL32_LIMIT			BL31_BASE
558b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
559b4315306SDan Handley #  define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
560b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
561b4315306SDan Handley #  define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
562b4315306SDan Handley #  define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
563f21c6321SAntonio Nino Diaz 						+ (UL(1) << 21))
564b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
565b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
566b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
567b4315306SDan Handley #  define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
568b4315306SDan Handley #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
569b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
570b4315306SDan Handley # else
571b4315306SDan Handley #  error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
572b4315306SDan Handley # endif
573402b3cf8SJulius Werner #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */
574b4315306SDan Handley 
575e29efeb1SAntonio Nino Diaz /*
576e29efeb1SAntonio Nino Diaz  * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
57764758c97SAchin Gupta  * SPD and no SPM-MM, as they are the only ones that can be used as BL32.
578e29efeb1SAntonio Nino Diaz  */
579402b3cf8SJulius Werner #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME
580538b0020SPaul Beesley # if defined(SPD_none) && !SPM_MM
58181d139d5SAntonio Nino Diaz #  undef BL32_BASE
582538b0020SPaul Beesley # endif /* defined(SPD_none) && !SPM_MM */
583402b3cf8SJulius Werner #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */
58481d139d5SAntonio Nino Diaz 
585436223deSYatharth Kochar /*******************************************************************************
586436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
587436223deSYatharth Kochar  ******************************************************************************/
588436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
5895744e874SSoby Mathew #define BL2U_LIMIT			BL2_LIMIT
5905744e874SSoby Mathew 
591436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
592f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + UL(0x03EB8000))
593436223deSYatharth Kochar 
594b4315306SDan Handley /*
595b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
596b4315306SDan Handley  */
597b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
598b4315306SDan Handley 
599b4315306SDan Handley 
600e25e6f41SVikram Kanigiri /*
601e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
602e25e6f41SVikram Kanigiri  */
603e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
604e25e6f41SVikram Kanigiri 
6050bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */
6060b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI			0x10
6070bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI		0x60
6080bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI		0x70
6090bef0edfSJeenu Viswambharan 
6100bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */
611262aceaaSSandeep Tripathy #define PLAT_PRI_BITS			3
612e25e6f41SVikram Kanigiri 
6130baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */
6140baec2abSJeenu Viswambharan #define ARM_SDEI_SGI			ARM_IRQ_SEC_SGI_0
6150baec2abSJeenu Viswambharan 
616cbf9e84aSBalint Dobszay #if SDEI_IN_FCONF
617cbf9e84aSBalint Dobszay /* ARM SDEI dynamic private event max count */
618cbf9e84aSBalint Dobszay #define ARM_SDEI_DP_EVENT_MAX_CNT	3
619cbf9e84aSBalint Dobszay 
620cbf9e84aSBalint Dobszay /* ARM SDEI dynamic shared event max count */
621cbf9e84aSBalint Dobszay #define ARM_SDEI_DS_EVENT_MAX_CNT	3
622cbf9e84aSBalint Dobszay #else
6230baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */
6240baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0		1000
6250baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1		1001
6260baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2		1002
6270baec2abSJeenu Viswambharan 
6280baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */
6290baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0		2000
6300baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1		2001
6310baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2		2002
6320baec2abSJeenu Viswambharan 
6337bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \
6347bdf0c1fSJeenu Viswambharan 	SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
6357bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
6367bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
6377bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
6387bdf0c1fSJeenu Viswambharan 
6397bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \
6407bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
6417bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
6427bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
643cbf9e84aSBalint Dobszay #endif /* SDEI_IN_FCONF */
6447bdf0c1fSJeenu Viswambharan 
6451083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */
646