xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision 54661cd2483a62b8df7b11b6fedbdb5e29bbedbf)
1b4315306SDan Handley /*
29edac047SDavid Cunado  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley #ifndef __ARM_DEF_H__
7b4315306SDan Handley #define __ARM_DEF_H__
8b4315306SDan Handley 
938dce70fSSoby Mathew #include <arch.h>
10b4315306SDan Handley #include <common_def.h>
11b4315306SDan Handley #include <platform_def.h>
12dff93c86SJuan Castillo #include <tbbr_img_def.h>
1353d9c9c8SScott Branden #include <utils_def.h>
14bf75a371SAntonio Nino Diaz #include <xlat_tables_defs.h>
15b4315306SDan Handley 
16b4315306SDan Handley 
17b4315306SDan Handley /******************************************************************************
18b4315306SDan Handley  * Definitions common to all ARM standard platforms
19b4315306SDan Handley  *****************************************************************************/
20b4315306SDan Handley 
21d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
22b4315306SDan Handley #define ARM_BL31_PLAT_PARAM_VAL		0x0f1e2d3c4b5a6978ULL
23b4315306SDan Handley 
245f3a6030SSoby Mathew #define ARM_SYSTEM_COUNT		1
25b4315306SDan Handley 
26b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
27b4315306SDan Handley 
2838dce70fSSoby Mathew /*
2938dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
3038dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
3138dce70fSSoby Mathew  */
3238dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
3338dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
345f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
3538dce70fSSoby Mathew 
3638dce70fSSoby Mathew /*
3738dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
3838dce70fSSoby Mathew  *  within the power-state parameter.
3938dce70fSSoby Mathew  */
4038dce70fSSoby Mathew /* Local power state for power domains in Run state. */
4138dce70fSSoby Mathew #define ARM_LOCAL_STATE_RUN	0
4238dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
4338dce70fSSoby Mathew #define ARM_LOCAL_STATE_RET	1
4438dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
4538dce70fSSoby Mathew    domains */
4638dce70fSSoby Mathew #define ARM_LOCAL_STATE_OFF	2
4738dce70fSSoby Mathew 
48b4315306SDan Handley /* Memory location options for TSP */
49b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
50b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
51b4315306SDan Handley #define ARM_DRAM_ID			2
52b4315306SDan Handley 
53b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */
54b4315306SDan Handley #define ARM_TRUSTED_SRAM_BASE		0x04000000
55b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
56b4315306SDan Handley #define ARM_SHARED_RAM_SIZE		0x00001000	/* 4 KB */
57b4315306SDan Handley 
58b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
59b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
60b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
61b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
62b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
63b4315306SDan Handley 
64b4315306SDan Handley /*
65b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
66b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
67b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
68b4315306SDan Handley  */
699edac047SDavid Cunado #define ARM_TZC_DRAM1_SIZE		ULL(0x01000000)
70b4315306SDan Handley 
71b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
72b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
73b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
74b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
75b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
76b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE - 1)
77b4315306SDan Handley 
78b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
79b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
80b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
81b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
82b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
83b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
84b4315306SDan Handley 					 ARM_AP_TZC_DRAM1_SIZE - 1)
85b4315306SDan Handley 
86e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */
87e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG
88e60f2af9SSoby Mathew /*
89e60f2af9SSoby Mathew  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
90e60f2af9SSoby Mathew  * This is required by CryptoCell to authenticate BL33 which is loaded
91e60f2af9SSoby Mathew  * into the Non Secure DDR.
92e60f2af9SSoby Mathew  */
93e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
94e60f2af9SSoby Mathew #else
95e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
96e60f2af9SSoby Mathew #endif
97e60f2af9SSoby Mathew 
98*54661cd2SSummer Qin #ifdef SPD_opteed
99*54661cd2SSummer Qin /*
100*54661cd2SSummer Qin  * BL2 needs to map 3.5MB from 512KB offset in TZC_DRAM1 in order to
101*54661cd2SSummer Qin  * load/authenticate the trusted os extra image. The first 512KB of TZC_DRAM1
102*54661cd2SSummer Qin  * are reserved for trusted os (OPTEE). The extra image loading for OPTEE is
103*54661cd2SSummer Qin  * paged image which only include the paging part using virtual memory but
104*54661cd2SSummer Qin  * without "init" data. OPTEE will copy the "init" data (from pager image) to
105*54661cd2SSummer Qin  * the first 512KB of TZC_DRAM, and then copy the extra image behind the "init"
106*54661cd2SSummer Qin  * data.
107*54661cd2SSummer Qin  */
108*54661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(ARM_AP_TZC_DRAM1_BASE + 0x80000)
109*54661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	0x380000
110*54661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(		\
111*54661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
112*54661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
113*54661cd2SSummer Qin 					MT_MEMORY | MT_RW | MT_SECURE)
114*54661cd2SSummer Qin #endif /* SPD_opteed */
115b4315306SDan Handley 
116b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
117b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
118b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
119b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
120b4315306SDan Handley 					 ARM_NS_DRAM1_SIZE - 1)
121b4315306SDan Handley 
1229edac047SDavid Cunado #define ARM_DRAM1_BASE			ULL(0x80000000)
1239edac047SDavid Cunado #define ARM_DRAM1_SIZE			ULL(0x80000000)
124b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
125b4315306SDan Handley 					 ARM_DRAM1_SIZE - 1)
126b4315306SDan Handley 
1279edac047SDavid Cunado #define ARM_DRAM2_BASE			ULL(0x880000000)
128b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
129b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
130b4315306SDan Handley 					 ARM_DRAM2_SIZE - 1)
131b4315306SDan Handley 
132b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
133b4315306SDan Handley 
134b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
135b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
136b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
137b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
138b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
139b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
140b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
141b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
142b4315306SDan Handley 
14327573c59SAchin Gupta /*
14427573c59SAchin Gupta  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
14527573c59SAchin Gupta  * terminology. On a GICv2 system or mode, the lists will be merged and treated
14627573c59SAchin Gupta  * as Group 0 interrupts.
14727573c59SAchin Gupta  */
14827573c59SAchin Gupta #define ARM_G1S_IRQS			ARM_IRQ_SEC_PHY_TIMER,		\
14927573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_1,		\
15027573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_2,		\
15127573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_3,		\
15227573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_4,		\
15327573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_5,		\
15427573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_7
15527573c59SAchin Gupta 
15627573c59SAchin Gupta #define ARM_G0_IRQS			ARM_IRQ_SEC_SGI_0,		\
15727573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_6
15827573c59SAchin Gupta 
159b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
160b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
161b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
16274eb26e4SJuan Castillo 						MT_DEVICE | MT_RW | MT_SECURE)
163b4315306SDan Handley 
164b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
165b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
166b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
167b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
168b4315306SDan Handley 
169b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
170b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
171b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
172b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
173b4315306SDan Handley 
1744518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
1754518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM		MAP_REGION_FLAT(		\
1764518dd9aSDavid Wang 						BL31_BASE,		\
1774518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE,	\
1784518dd9aSDavid Wang 						MT_MEMORY | MT_RW | MT_SECURE)
1794518dd9aSDavid Wang #endif
180b4315306SDan Handley 
181b4315306SDan Handley /*
182b4315306SDan Handley  * The number of regions like RO(code), coherent and data required by
183b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
184b4315306SDan Handley  */
185b4315306SDan Handley #if USE_COHERENT_MEM
186b4315306SDan Handley #define ARM_BL_REGIONS			3
187b4315306SDan Handley #else
188b4315306SDan Handley #define ARM_BL_REGIONS			2
189b4315306SDan Handley #endif
190b4315306SDan Handley 
191b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
192b4315306SDan Handley 					 ARM_BL_REGIONS)
193b4315306SDan Handley 
194b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
195b4315306SDan Handley #define ARM_SYS_CNTCTL_BASE		0x2a430000
196b4315306SDan Handley #define ARM_SYS_CNTREAD_BASE		0x2a800000
197b4315306SDan Handley #define ARM_SYS_TIMCTL_BASE		0x2a810000
198b4315306SDan Handley 
199b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
200b4315306SDan Handley 
2017b4c1405SJuan Castillo /* Trusted Watchdog constants */
2027b4c1405SJuan Castillo #define ARM_SP805_TWDG_BASE		0x2a490000
2037b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
2047b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
2057b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
2067b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
2077b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
2087b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
2097b4c1405SJuan Castillo 
210b4315306SDan Handley /******************************************************************************
211b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
212b4315306SDan Handley  *****************************************************************************/
213b4315306SDan Handley 
214e60e74bdSAntonio Nino Diaz #define PLAT_PHY_ADDR_SPACE_SIZE			(1ull << 32)
215e60e74bdSAntonio Nino Diaz #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ull << 32)
216b4315306SDan Handley 
21738dce70fSSoby Mathew /*
21838dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
21938dce70fSSoby Mathew  * id will represent an invalid or a power down state.
22038dce70fSSoby Mathew  */
22138dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
22238dce70fSSoby Mathew 
22338dce70fSSoby Mathew /*
22438dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
22538dce70fSSoby Mathew  * higher than this is invalid.
22638dce70fSSoby Mathew  */
22738dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
22838dce70fSSoby Mathew 
229b4315306SDan Handley /*
230b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
231b4315306SDan Handley  * This is known only to the platform as it might have a combination of
232b4315306SDan Handley  * integrated and external caches.
233b4315306SDan Handley  */
234b4315306SDan Handley #define CACHE_WRITEBACK_GRANULE		(1 << ARM_CACHE_WRITEBACK_SHIFT)
235b4315306SDan Handley 
236b4315306SDan Handley 
237b4315306SDan Handley /*******************************************************************************
238b4315306SDan Handley  * BL1 specific defines.
239b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
240b4315306SDan Handley  * addresses.
241b4315306SDan Handley  ******************************************************************************/
242b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
243b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
244b4315306SDan Handley 					 + PLAT_ARM_TRUSTED_ROM_SIZE)
245b4315306SDan Handley /*
246ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
247b4315306SDan Handley  */
248b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
249b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
250ecf70f7bSVikram Kanigiri 						PLAT_ARM_MAX_BL1_RW_SIZE)
251b4315306SDan Handley #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
252b4315306SDan Handley 
253b4315306SDan Handley /*******************************************************************************
254b4315306SDan Handley  * BL2 specific defines.
255b4315306SDan Handley  ******************************************************************************/
256a4409008Sdp-arm #if ARM_BL31_IN_DRAM || defined(AARCH32)
2574518dd9aSDavid Wang /*
258a4409008Sdp-arm  * For AArch32 BL31 is not applicable.
259a4409008Sdp-arm  * For AArch64 BL31 is loaded in the DRAM.
2604518dd9aSDavid Wang  * Put BL2 just below BL1.
2614518dd9aSDavid Wang  */
2624518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
2634518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
2644518dd9aSDavid Wang #else
265b4315306SDan Handley /*
266ecf70f7bSVikram Kanigiri  * Put BL2 just below BL31.
267b4315306SDan Handley  */
268ecf70f7bSVikram Kanigiri #define BL2_BASE			(BL31_BASE - PLAT_ARM_MAX_BL2_SIZE)
269b4315306SDan Handley #define BL2_LIMIT			BL31_BASE
2704518dd9aSDavid Wang #endif
271b4315306SDan Handley 
272b4315306SDan Handley /*******************************************************************************
273d178637dSJuan Castillo  * BL31 specific defines.
274b4315306SDan Handley  ******************************************************************************/
2754518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2764518dd9aSDavid Wang /*
2774518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
2784518dd9aSDavid Wang  */
2794518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
2804518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
2814518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
2824518dd9aSDavid Wang #else
283b4315306SDan Handley /*
284ecf70f7bSVikram Kanigiri  * Put BL31 at the top of the Trusted SRAM.
285b4315306SDan Handley  */
286b4315306SDan Handley #define BL31_BASE			(ARM_BL_RAM_BASE +		\
287b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
288ecf70f7bSVikram Kanigiri 						PLAT_ARM_MAX_BL31_SIZE)
289b4315306SDan Handley #define BL31_PROGBITS_LIMIT		BL1_RW_BASE
290b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
2914518dd9aSDavid Wang #endif
292b4315306SDan Handley 
293b4315306SDan Handley /*******************************************************************************
294d178637dSJuan Castillo  * BL32 specific defines.
295b4315306SDan Handley  ******************************************************************************/
296b4315306SDan Handley /*
297b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
298b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
299b4315306SDan Handley  * controller.
300b4315306SDan Handley  */
3014518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
3024518dd9aSDavid Wang # define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
3034518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3044518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
3054518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3064518dd9aSDavid Wang # define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
3074518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3084518dd9aSDavid Wang # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
3094518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
3104518dd9aSDavid Wang #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
311b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
312b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
313b4315306SDan Handley # define TSP_PROGBITS_LIMIT		BL2_BASE
314b4315306SDan Handley # define BL32_BASE			ARM_BL_RAM_BASE
315b4315306SDan Handley # define BL32_LIMIT			BL31_BASE
316b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
317b4315306SDan Handley # define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
318b4315306SDan Handley # define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
319b4315306SDan Handley # define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
320b4315306SDan Handley # define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
321b4315306SDan Handley 						+ (1 << 21))
322b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
323b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
324b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
325b4315306SDan Handley # define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
326b4315306SDan Handley # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
327b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
328b4315306SDan Handley #else
329b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
330b4315306SDan Handley #endif
331b4315306SDan Handley 
332877cf3ffSSoby Mathew /* BL32 is mandatory in AArch32 */
333877cf3ffSSoby Mathew #ifndef AARCH32
33481d139d5SAntonio Nino Diaz #ifdef SPD_none
33581d139d5SAntonio Nino Diaz #undef BL32_BASE
33681d139d5SAntonio Nino Diaz #endif /* SPD_none */
337877cf3ffSSoby Mathew #endif
33881d139d5SAntonio Nino Diaz 
339436223deSYatharth Kochar /*******************************************************************************
340436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
341436223deSYatharth Kochar  ******************************************************************************/
342436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
3431bd61d0aSYatharth Kochar #if ARM_BL31_IN_DRAM || defined(AARCH32)
3441bd61d0aSYatharth Kochar /*
3451bd61d0aSYatharth Kochar  * For AArch32 BL31 is not applicable.
3461bd61d0aSYatharth Kochar  * For AArch64 BL31 is loaded in the DRAM.
3471bd61d0aSYatharth Kochar  * BL2U extends up to BL1.
3481bd61d0aSYatharth Kochar  */
3494518dd9aSDavid Wang #define BL2U_LIMIT			BL1_RW_BASE
3504518dd9aSDavid Wang #else
3511bd61d0aSYatharth Kochar /* BL2U extends up to BL31. */
352436223deSYatharth Kochar #define BL2U_LIMIT			BL31_BASE
3534518dd9aSDavid Wang #endif
354436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
355843ddee4SYatharth Kochar #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + 0x03EB8000)
356436223deSYatharth Kochar 
357b4315306SDan Handley /*
358b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
359b4315306SDan Handley  */
360b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
361b4315306SDan Handley 
362b4315306SDan Handley 
363e25e6f41SVikram Kanigiri /*
364e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
365e25e6f41SVikram Kanigiri  */
366e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
367e25e6f41SVikram Kanigiri 
368e25e6f41SVikram Kanigiri 
369b4315306SDan Handley #endif /* __ARM_DEF_H__ */
370