xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision 53d9c9c85bc49845c4c40315e1ab29d627a1f8c3)
1b4315306SDan Handley /*
29edac047SDavid Cunado  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
4b4315306SDan Handley  * Redistribution and use in source and binary forms, with or without
5b4315306SDan Handley  * modification, are permitted provided that the following conditions are met:
6b4315306SDan Handley  *
7b4315306SDan Handley  * Redistributions of source code must retain the above copyright notice, this
8b4315306SDan Handley  * list of conditions and the following disclaimer.
9b4315306SDan Handley  *
10b4315306SDan Handley  * Redistributions in binary form must reproduce the above copyright notice,
11b4315306SDan Handley  * this list of conditions and the following disclaimer in the documentation
12b4315306SDan Handley  * and/or other materials provided with the distribution.
13b4315306SDan Handley  *
14b4315306SDan Handley  * Neither the name of ARM nor the names of its contributors may be used
15b4315306SDan Handley  * to endorse or promote products derived from this software without specific
16b4315306SDan Handley  * prior written permission.
17b4315306SDan Handley  *
18b4315306SDan Handley  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19b4315306SDan Handley  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20b4315306SDan Handley  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21b4315306SDan Handley  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22b4315306SDan Handley  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23b4315306SDan Handley  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24b4315306SDan Handley  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25b4315306SDan Handley  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26b4315306SDan Handley  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27b4315306SDan Handley  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28b4315306SDan Handley  * POSSIBILITY OF SUCH DAMAGE.
29b4315306SDan Handley  */
30b4315306SDan Handley #ifndef __ARM_DEF_H__
31b4315306SDan Handley #define __ARM_DEF_H__
32b4315306SDan Handley 
3338dce70fSSoby Mathew #include <arch.h>
34b4315306SDan Handley #include <common_def.h>
35b4315306SDan Handley #include <platform_def.h>
36dff93c86SJuan Castillo #include <tbbr_img_def.h>
37*53d9c9c8SScott Branden #include <utils_def.h>
38bf75a371SAntonio Nino Diaz #include <xlat_tables_defs.h>
39b4315306SDan Handley 
40b4315306SDan Handley 
41b4315306SDan Handley /******************************************************************************
42b4315306SDan Handley  * Definitions common to all ARM standard platforms
43b4315306SDan Handley  *****************************************************************************/
44b4315306SDan Handley 
45d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
46b4315306SDan Handley #define ARM_BL31_PLAT_PARAM_VAL		0x0f1e2d3c4b5a6978ULL
47b4315306SDan Handley 
485f3a6030SSoby Mathew #define ARM_SYSTEM_COUNT		1
49b4315306SDan Handley 
50b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
51b4315306SDan Handley 
5238dce70fSSoby Mathew /*
5338dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
5438dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
5538dce70fSSoby Mathew  */
5638dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
5738dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
585f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
5938dce70fSSoby Mathew 
6038dce70fSSoby Mathew /*
6138dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
6238dce70fSSoby Mathew  *  within the power-state parameter.
6338dce70fSSoby Mathew  */
6438dce70fSSoby Mathew /* Local power state for power domains in Run state. */
6538dce70fSSoby Mathew #define ARM_LOCAL_STATE_RUN	0
6638dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
6738dce70fSSoby Mathew #define ARM_LOCAL_STATE_RET	1
6838dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
6938dce70fSSoby Mathew    domains */
7038dce70fSSoby Mathew #define ARM_LOCAL_STATE_OFF	2
7138dce70fSSoby Mathew 
72b4315306SDan Handley /* Memory location options for TSP */
73b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
74b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
75b4315306SDan Handley #define ARM_DRAM_ID			2
76b4315306SDan Handley 
77b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */
78b4315306SDan Handley #define ARM_TRUSTED_SRAM_BASE		0x04000000
79b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
80b4315306SDan Handley #define ARM_SHARED_RAM_SIZE		0x00001000	/* 4 KB */
81b4315306SDan Handley 
82b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
83b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
84b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
85b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
86b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
87b4315306SDan Handley 
88b4315306SDan Handley /*
89b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
90b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
91b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
92b4315306SDan Handley  */
939edac047SDavid Cunado #define ARM_TZC_DRAM1_SIZE		ULL(0x01000000)
94b4315306SDan Handley 
95b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
96b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
97b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
98b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
99b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
100b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE - 1)
101b4315306SDan Handley 
102b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
103b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
104b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
105b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
106b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
107b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
108b4315306SDan Handley 					 ARM_AP_TZC_DRAM1_SIZE - 1)
109b4315306SDan Handley 
110b4315306SDan Handley 
111b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
112b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
113b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
114b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
115b4315306SDan Handley 					 ARM_NS_DRAM1_SIZE - 1)
116b4315306SDan Handley 
1179edac047SDavid Cunado #define ARM_DRAM1_BASE			ULL(0x80000000)
1189edac047SDavid Cunado #define ARM_DRAM1_SIZE			ULL(0x80000000)
119b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
120b4315306SDan Handley 					 ARM_DRAM1_SIZE - 1)
121b4315306SDan Handley 
1229edac047SDavid Cunado #define ARM_DRAM2_BASE			ULL(0x880000000)
123b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
124b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
125b4315306SDan Handley 					 ARM_DRAM2_SIZE - 1)
126b4315306SDan Handley 
127b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
128b4315306SDan Handley 
129b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
130b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
131b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
132b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
133b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
134b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
135b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
136b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
137b4315306SDan Handley 
13827573c59SAchin Gupta /*
13927573c59SAchin Gupta  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
14027573c59SAchin Gupta  * terminology. On a GICv2 system or mode, the lists will be merged and treated
14127573c59SAchin Gupta  * as Group 0 interrupts.
14227573c59SAchin Gupta  */
14327573c59SAchin Gupta #define ARM_G1S_IRQS			ARM_IRQ_SEC_PHY_TIMER,		\
14427573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_1,		\
14527573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_2,		\
14627573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_3,		\
14727573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_4,		\
14827573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_5,		\
14927573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_7
15027573c59SAchin Gupta 
15127573c59SAchin Gupta #define ARM_G0_IRQS			ARM_IRQ_SEC_SGI_0,		\
15227573c59SAchin Gupta 					ARM_IRQ_SEC_SGI_6
15327573c59SAchin Gupta 
154b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
155b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
156b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
15774eb26e4SJuan Castillo 						MT_DEVICE | MT_RW | MT_SECURE)
158b4315306SDan Handley 
159b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
160b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
161b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
162b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
163b4315306SDan Handley 
164b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
165b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
166b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
167b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
168b4315306SDan Handley 
1694518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
1704518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM		MAP_REGION_FLAT(		\
1714518dd9aSDavid Wang 						BL31_BASE,		\
1724518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE,	\
1734518dd9aSDavid Wang 						MT_MEMORY | MT_RW | MT_SECURE)
1744518dd9aSDavid Wang #endif
175b4315306SDan Handley 
176b4315306SDan Handley /*
177b4315306SDan Handley  * The number of regions like RO(code), coherent and data required by
178b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
179b4315306SDan Handley  */
180b4315306SDan Handley #if USE_COHERENT_MEM
181b4315306SDan Handley #define ARM_BL_REGIONS			3
182b4315306SDan Handley #else
183b4315306SDan Handley #define ARM_BL_REGIONS			2
184b4315306SDan Handley #endif
185b4315306SDan Handley 
186b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
187b4315306SDan Handley 					 ARM_BL_REGIONS)
188b4315306SDan Handley 
189b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
190b4315306SDan Handley #define ARM_SYS_CNTCTL_BASE		0x2a430000
191b4315306SDan Handley #define ARM_SYS_CNTREAD_BASE		0x2a800000
192b4315306SDan Handley #define ARM_SYS_TIMCTL_BASE		0x2a810000
193b4315306SDan Handley 
194b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
195b4315306SDan Handley 
1967b4c1405SJuan Castillo /* Trusted Watchdog constants */
1977b4c1405SJuan Castillo #define ARM_SP805_TWDG_BASE		0x2a490000
1987b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
1997b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
2007b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
2017b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
2027b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
2037b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
2047b4c1405SJuan Castillo 
205b4315306SDan Handley /******************************************************************************
206b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
207b4315306SDan Handley  *****************************************************************************/
208b4315306SDan Handley 
209e60e74bdSAntonio Nino Diaz #define PLAT_PHY_ADDR_SPACE_SIZE			(1ull << 32)
210e60e74bdSAntonio Nino Diaz #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ull << 32)
211b4315306SDan Handley 
21238dce70fSSoby Mathew /*
21338dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
21438dce70fSSoby Mathew  * id will represent an invalid or a power down state.
21538dce70fSSoby Mathew  */
21638dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
21738dce70fSSoby Mathew 
21838dce70fSSoby Mathew /*
21938dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
22038dce70fSSoby Mathew  * higher than this is invalid.
22138dce70fSSoby Mathew  */
22238dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
22338dce70fSSoby Mathew 
224b4315306SDan Handley /*
225b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
226b4315306SDan Handley  * This is known only to the platform as it might have a combination of
227b4315306SDan Handley  * integrated and external caches.
228b4315306SDan Handley  */
229b4315306SDan Handley #define CACHE_WRITEBACK_GRANULE		(1 << ARM_CACHE_WRITEBACK_SHIFT)
230b4315306SDan Handley 
231b4315306SDan Handley 
232b4315306SDan Handley /*******************************************************************************
233b4315306SDan Handley  * BL1 specific defines.
234b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
235b4315306SDan Handley  * addresses.
236b4315306SDan Handley  ******************************************************************************/
237b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
238b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
239b4315306SDan Handley 					 + PLAT_ARM_TRUSTED_ROM_SIZE)
240b4315306SDan Handley /*
241ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
242b4315306SDan Handley  */
243b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
244b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
245ecf70f7bSVikram Kanigiri 						PLAT_ARM_MAX_BL1_RW_SIZE)
246b4315306SDan Handley #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
247b4315306SDan Handley 
248b4315306SDan Handley /*******************************************************************************
249b4315306SDan Handley  * BL2 specific defines.
250b4315306SDan Handley  ******************************************************************************/
2514518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2524518dd9aSDavid Wang /*
2534518dd9aSDavid Wang  * BL31 is loaded in the DRAM.
2544518dd9aSDavid Wang  * Put BL2 just below BL1.
2554518dd9aSDavid Wang  */
2564518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
2574518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
2584518dd9aSDavid Wang #else
259b4315306SDan Handley /*
260ecf70f7bSVikram Kanigiri  * Put BL2 just below BL31.
261b4315306SDan Handley  */
262ecf70f7bSVikram Kanigiri #define BL2_BASE			(BL31_BASE - PLAT_ARM_MAX_BL2_SIZE)
263b4315306SDan Handley #define BL2_LIMIT			BL31_BASE
2644518dd9aSDavid Wang #endif
265b4315306SDan Handley 
266b4315306SDan Handley /*******************************************************************************
267d178637dSJuan Castillo  * BL31 specific defines.
268b4315306SDan Handley  ******************************************************************************/
2694518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2704518dd9aSDavid Wang /*
2714518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
2724518dd9aSDavid Wang  */
2734518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
2744518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
2754518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
2764518dd9aSDavid Wang #else
277b4315306SDan Handley /*
278ecf70f7bSVikram Kanigiri  * Put BL31 at the top of the Trusted SRAM.
279b4315306SDan Handley  */
280b4315306SDan Handley #define BL31_BASE			(ARM_BL_RAM_BASE +		\
281b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
282ecf70f7bSVikram Kanigiri 						PLAT_ARM_MAX_BL31_SIZE)
283b4315306SDan Handley #define BL31_PROGBITS_LIMIT		BL1_RW_BASE
284b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
2854518dd9aSDavid Wang #endif
286b4315306SDan Handley 
287b4315306SDan Handley /*******************************************************************************
288d178637dSJuan Castillo  * BL32 specific defines.
289b4315306SDan Handley  ******************************************************************************/
290b4315306SDan Handley /*
291b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
292b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
293b4315306SDan Handley  * controller.
294b4315306SDan Handley  */
2954518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2964518dd9aSDavid Wang # define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
2974518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
2984518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
2994518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3004518dd9aSDavid Wang # define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
3014518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
3024518dd9aSDavid Wang # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
3034518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
3044518dd9aSDavid Wang #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
305b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
306b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
307b4315306SDan Handley # define TSP_PROGBITS_LIMIT		BL2_BASE
308b4315306SDan Handley # define BL32_BASE			ARM_BL_RAM_BASE
309b4315306SDan Handley # define BL32_LIMIT			BL31_BASE
310b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
311b4315306SDan Handley # define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
312b4315306SDan Handley # define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
313b4315306SDan Handley # define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
314b4315306SDan Handley # define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
315b4315306SDan Handley 						+ (1 << 21))
316b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
317b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
318b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
319b4315306SDan Handley # define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
320b4315306SDan Handley # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
321b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
322b4315306SDan Handley #else
323b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
324b4315306SDan Handley #endif
325b4315306SDan Handley 
326877cf3ffSSoby Mathew /* BL32 is mandatory in AArch32 */
327877cf3ffSSoby Mathew #ifndef AARCH32
32881d139d5SAntonio Nino Diaz #ifdef SPD_none
32981d139d5SAntonio Nino Diaz #undef BL32_BASE
33081d139d5SAntonio Nino Diaz #endif /* SPD_none */
331877cf3ffSSoby Mathew #endif
33281d139d5SAntonio Nino Diaz 
333436223deSYatharth Kochar /*******************************************************************************
334436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
335436223deSYatharth Kochar  ******************************************************************************/
336436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
3374518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
3384518dd9aSDavid Wang #define BL2U_LIMIT			BL1_RW_BASE
3394518dd9aSDavid Wang #else
340436223deSYatharth Kochar #define BL2U_LIMIT			BL31_BASE
3414518dd9aSDavid Wang #endif
342436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
343843ddee4SYatharth Kochar #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + 0x03EB8000)
344436223deSYatharth Kochar 
345b4315306SDan Handley /*
346b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
347b4315306SDan Handley  */
348b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
349b4315306SDan Handley 
350b4315306SDan Handley 
351e25e6f41SVikram Kanigiri /*
352e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
353e25e6f41SVikram Kanigiri  */
354e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
355e25e6f41SVikram Kanigiri 
356e25e6f41SVikram Kanigiri 
357b4315306SDan Handley #endif /* __ARM_DEF_H__ */
358