xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision 402b3cf8766fe2cb4ae462f7ee7761d08a1ba56c)
1b4315306SDan Handley /*
26bb6015fSSami Mujawar  * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H
71083b2b3SAntonio Nino Diaz #define ARM_DEF_H
8b4315306SDan Handley 
909d40e0eSAntonio Nino Diaz #include <arch.h>
1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
1109d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h>
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h>
1509d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h>
16b4315306SDan Handley 
17b4315306SDan Handley /******************************************************************************
18b4315306SDan Handley  * Definitions common to all ARM standard platforms
19b4315306SDan Handley  *****************************************************************************/
20b4315306SDan Handley 
21d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
22f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL		ULL(0x0f1e2d3c4b5a6978)
23b4315306SDan Handley 
245f3a6030SSoby Mathew #define ARM_SYSTEM_COUNT		1
25b4315306SDan Handley 
26b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
27b4315306SDan Handley 
2838dce70fSSoby Mathew /*
2938dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
3038dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
3138dce70fSSoby Mathew  */
3238dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
3338dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
345f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
350e27faf4SChandni Cherukuri #define ARM_PWR_LVL3		MPIDR_AFFLVL3
3638dce70fSSoby Mathew 
3738dce70fSSoby Mathew /*
3838dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
3938dce70fSSoby Mathew  *  within the power-state parameter.
4038dce70fSSoby Mathew  */
4138dce70fSSoby Mathew /* Local power state for power domains in Run state. */
421083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN	U(0)
4338dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
441083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET	U(1)
4538dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
4638dce70fSSoby Mathew    domains */
471083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF	U(2)
4838dce70fSSoby Mathew 
49b4315306SDan Handley /* Memory location options for TSP */
50b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
51b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
52b4315306SDan Handley #define ARM_DRAM_ID			2
53b4315306SDan Handley 
54b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */
55af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE		UL(0x04000000)
56b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
57af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE		UL(0x00001000)	/* 4 KB */
58b4315306SDan Handley 
59b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
60b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
61b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
62b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
63b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
64b4315306SDan Handley 
65b4315306SDan Handley /*
66b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
67b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
68b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
69b4315306SDan Handley  */
70af6491f8SAntonio Nino Diaz #define ARM_TZC_DRAM1_SIZE		UL(0x01000000)
71b4315306SDan Handley 
72b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
73b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
74b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
75b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
76b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
77b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE - 1)
78b4315306SDan Handley 
79a22dffc6SSoby Mathew /*
80a22dffc6SSoby Mathew  * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime
81a22dffc6SSoby Mathew  * firmware. This region is meant to be NOLOAD and will not be zero
82a22dffc6SSoby Mathew  * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
83a22dffc6SSoby Mathew  * placed here.
84a22dffc6SSoby Mathew  */
85a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_BASE		(ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE)
86af6491f8SAntonio Nino Diaz #define ARM_EL3_TZC_DRAM1_SIZE		UL(0x00200000) /* 2 MB */
87a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END		(ARM_EL3_TZC_DRAM1_BASE +	\
88a22dffc6SSoby Mathew 					ARM_EL3_TZC_DRAM1_SIZE - 1)
89a22dffc6SSoby Mathew 
90b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
91b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
92b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
93b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
94a22dffc6SSoby Mathew 					 (ARM_SCP_TZC_DRAM1_SIZE +	\
95a22dffc6SSoby Mathew 					 ARM_EL3_TZC_DRAM1_SIZE))
96b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
97b4315306SDan Handley 					 ARM_AP_TZC_DRAM1_SIZE - 1)
98b4315306SDan Handley 
99e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */
100e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG
101e60f2af9SSoby Mathew /*
102e60f2af9SSoby Mathew  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
103e60f2af9SSoby Mathew  * This is required by CryptoCell to authenticate BL33 which is loaded
104e60f2af9SSoby Mathew  * into the Non Secure DDR.
105e60f2af9SSoby Mathew  */
106e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
107e60f2af9SSoby Mathew #else
108e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
109e60f2af9SSoby Mathew #endif
110e60f2af9SSoby Mathew 
11154661cd2SSummer Qin #ifdef SPD_opteed
11254661cd2SSummer Qin /*
11304f72baeSJens Wiklander  * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
11404f72baeSJens Wiklander  * load/authenticate the trusted os extra image. The first 512KB of
11504f72baeSJens Wiklander  * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
11604f72baeSJens Wiklander  * for OPTEE is paged image which only include the paging part using
11704f72baeSJens Wiklander  * virtual memory but without "init" data. OPTEE will copy the "init" data
11804f72baeSJens Wiklander  * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
11904f72baeSJens Wiklander  * extra image behind the "init" data.
12054661cd2SSummer Qin  */
12104f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(ARM_AP_TZC_DRAM1_BASE + \
12204f72baeSJens Wiklander 					 ARM_AP_TZC_DRAM1_SIZE - \
12304f72baeSJens Wiklander 					 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
124af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	UL(0x400000)
12554661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(		\
12654661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
12754661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
12854661cd2SSummer Qin 					MT_MEMORY | MT_RW | MT_SECURE)
129b3ba6fdaSSoby Mathew 
130b3ba6fdaSSoby Mathew /*
131b3ba6fdaSSoby Mathew  * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
132b3ba6fdaSSoby Mathew  * support is enabled).
133b3ba6fdaSSoby Mathew  */
134b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM		MAP_REGION_FLAT(		\
135b3ba6fdaSSoby Mathew 						BL32_BASE,		\
136b3ba6fdaSSoby Mathew 						BL32_LIMIT - BL32_BASE,	\
137b3ba6fdaSSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
13854661cd2SSummer Qin #endif /* SPD_opteed */
139b4315306SDan Handley 
140b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
141b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
142b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
143b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
144b4315306SDan Handley 					 ARM_NS_DRAM1_SIZE - 1)
145b4315306SDan Handley 
1463d449de0SSandrine Bailleux #define ARM_DRAM1_BASE			ULL(0x80000000)
1473d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE			ULL(0x80000000)
148b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
149b4315306SDan Handley 					 ARM_DRAM1_SIZE - 1)
150b4315306SDan Handley 
1516bb6015fSSami Mujawar #define ARM_DRAM2_BASE			PLAT_ARM_DRAM2_BASE
152b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
153b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
154b4315306SDan Handley 					 ARM_DRAM2_SIZE - 1)
155b4315306SDan Handley 
156b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
157b4315306SDan Handley 
158b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
159b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
160b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
161b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
162b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
163b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
164b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
165b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
166b4315306SDan Handley 
16727573c59SAchin Gupta /*
168b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
169b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the lists will be merged and treated
170b2c363b1SJeenu Viswambharan  * as Group 0 interrupts.
171b2c363b1SJeenu Viswambharan  */
172b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \
173fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
174b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
175fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
176b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
177fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
178b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
179fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
180b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
181fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
182b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
183fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
184b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
185fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
186b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
187b2c363b1SJeenu Viswambharan 
188b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \
189fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
190b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
191fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
192b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
193b2c363b1SJeenu Viswambharan 
194b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
195b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
196b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
19774eb26e4SJuan Castillo 						MT_DEVICE | MT_RW | MT_SECURE)
198b4315306SDan Handley 
199b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
200b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
201b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
202b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
203b4315306SDan Handley 
204b09ba056SRoberto Vargas #define ARM_MAP_DRAM2			MAP_REGION_FLAT(		\
205b09ba056SRoberto Vargas 						ARM_DRAM2_BASE,		\
206b09ba056SRoberto Vargas 						ARM_DRAM2_SIZE,		\
207b09ba056SRoberto Vargas 						MT_MEMORY | MT_RW | MT_NS)
208b09ba056SRoberto Vargas 
209b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
210b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
211b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
212b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
213b4315306SDan Handley 
2144518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2154518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM		MAP_REGION_FLAT(		\
2164518dd9aSDavid Wang 						BL31_BASE,		\
2174518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE,	\
2184518dd9aSDavid Wang 						MT_MEMORY | MT_RW | MT_SECURE)
2194518dd9aSDavid Wang #endif
220b4315306SDan Handley 
221a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM		MAP_REGION_FLAT(			\
222a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_BASE,	\
223a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_SIZE,	\
224a22dffc6SSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
225a22dffc6SSoby Mathew 
2262ecaafd2SDaniel Boulby /*
227ba597da7SJohn Tsichritzis  * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
228ba597da7SJohn Tsichritzis  * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
229ba597da7SJohn Tsichritzis  * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
230ba597da7SJohn Tsichritzis  * to be able to access the heap.
231ba597da7SJohn Tsichritzis  */
232ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW		MAP_REGION_FLAT(	\
233ba597da7SJohn Tsichritzis 					BL1_RW_BASE,	\
234ba597da7SJohn Tsichritzis 					BL1_RW_LIMIT - BL1_RW_BASE, \
235ba597da7SJohn Tsichritzis 					MT_MEMORY | MT_RW | MT_SECURE)
236ba597da7SJohn Tsichritzis 
237ba597da7SJohn Tsichritzis /*
2382ecaafd2SDaniel Boulby  * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
2392ecaafd2SDaniel Boulby  * otherwise one region is defined containing both.
2402ecaafd2SDaniel Boulby  */
241d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA
2422ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
243d323af9eSDaniel Boulby 						BL_CODE_BASE,			\
244d323af9eSDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
2452ecaafd2SDaniel Boulby 						MT_CODE | MT_SECURE),		\
2462ecaafd2SDaniel Boulby 					MAP_REGION_FLAT(			\
247d323af9eSDaniel Boulby 						BL_RO_DATA_BASE,		\
248d323af9eSDaniel Boulby 						BL_RO_DATA_END			\
249d323af9eSDaniel Boulby 							- BL_RO_DATA_BASE,	\
250d323af9eSDaniel Boulby 						MT_RO_DATA | MT_SECURE)
2512ecaafd2SDaniel Boulby #else
2522ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
2532ecaafd2SDaniel Boulby 						BL_CODE_BASE,			\
2542ecaafd2SDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
2552ecaafd2SDaniel Boulby 						MT_CODE | MT_SECURE)
256d323af9eSDaniel Boulby #endif
257d323af9eSDaniel Boulby #if USE_COHERENT_MEM
258d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM		MAP_REGION_FLAT(			\
259d323af9eSDaniel Boulby 						BL_COHERENT_RAM_BASE,		\
260d323af9eSDaniel Boulby 						BL_COHERENT_RAM_END		\
261d323af9eSDaniel Boulby 							- BL_COHERENT_RAM_BASE, \
262d323af9eSDaniel Boulby 						MT_DEVICE | MT_RW | MT_SECURE)
263d323af9eSDaniel Boulby #endif
2641eb735d7SRoberto Vargas #if USE_ROMLIB
2651eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE		MAP_REGION_FLAT(			\
2661eb735d7SRoberto Vargas 						ROMLIB_RO_BASE,			\
2671eb735d7SRoberto Vargas 						ROMLIB_RO_LIMIT	- ROMLIB_RO_BASE,\
2681eb735d7SRoberto Vargas 						MT_CODE | MT_SECURE)
2691eb735d7SRoberto Vargas 
2701eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA		MAP_REGION_FLAT(			\
2711eb735d7SRoberto Vargas 						ROMLIB_RW_BASE,			\
2721eb735d7SRoberto Vargas 						ROMLIB_RW_END	- ROMLIB_RW_BASE,\
2731eb735d7SRoberto Vargas 						MT_MEMORY | MT_RW | MT_SECURE)
2741eb735d7SRoberto Vargas #endif
275d323af9eSDaniel Boulby 
276b4315306SDan Handley /*
2770f58d4f2SAntonio Nino Diaz  * Map mem_protect flash region with read and write permissions
2780f58d4f2SAntonio Nino Diaz  */
2790f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT		MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR,	\
2800f58d4f2SAntonio Nino Diaz 						V2M_FLASH_BLOCK_SIZE,		\
2810f58d4f2SAntonio Nino Diaz 						MT_DEVICE | MT_RW | MT_SECURE)
2820f58d4f2SAntonio Nino Diaz 
2830f58d4f2SAntonio Nino Diaz /*
2842ecaafd2SDaniel Boulby  * The max number of regions like RO(code), coherent and data required by
285b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
286b4315306SDan Handley  */
287cb4adb0dSDaniel Boulby #define ARM_BL_REGIONS			5
288b4315306SDan Handley 
289b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
290b4315306SDan Handley 					 ARM_BL_REGIONS)
291b4315306SDan Handley 
292b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
293af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE		UL(0x2a430000)
294af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE		UL(0x2a800000)
295af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE		UL(0x2a810000)
296af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S		UL(0x2a820000)
297af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS		UL(0x2a830000)
298b4315306SDan Handley 
299b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
300b4315306SDan Handley 
3017b4c1405SJuan Castillo /* Trusted Watchdog constants */
302af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE		UL(0x2a490000)
3037b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
3047b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
3057b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
3067b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
3077b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
3087b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
3097b4c1405SJuan Castillo 
310b4315306SDan Handley /******************************************************************************
311b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
312b4315306SDan Handley  *****************************************************************************/
313b4315306SDan Handley 
314b09ba056SRoberto Vargas /*
31538dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
31638dce70fSSoby Mathew  * id will represent an invalid or a power down state.
31738dce70fSSoby Mathew  */
31838dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
31938dce70fSSoby Mathew 
32038dce70fSSoby Mathew /*
32138dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
32238dce70fSSoby Mathew  * higher than this is invalid.
32338dce70fSSoby Mathew  */
32438dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
32538dce70fSSoby Mathew 
326b4315306SDan Handley /*
327b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
328b4315306SDan Handley  * This is known only to the platform as it might have a combination of
329b4315306SDan Handley  * integrated and external caches.
330b4315306SDan Handley  */
331af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE		(U(1) << ARM_CACHE_WRITEBACK_SHIFT)
332b4315306SDan Handley 
333c228956aSSoby Mathew /*
334c228956aSSoby Mathew  * To enable TB_FW_CONFIG to be loaded by BL1, define the corresponding base
335c228956aSSoby Mathew  * and limit. Leave enough space of BL2 meminfo.
336c228956aSSoby Mathew  */
337f21c6321SAntonio Nino Diaz #define ARM_TB_FW_CONFIG_BASE		(ARM_BL_RAM_BASE + sizeof(meminfo_t))
3385b8d50e4SSathees Balya #define ARM_TB_FW_CONFIG_LIMIT		(ARM_BL_RAM_BASE + (PAGE_SIZE / 2U))
3395b8d50e4SSathees Balya 
3405b8d50e4SSathees Balya /*
3415b8d50e4SSathees Balya  * Boot parameters passed from BL2 to BL31/BL32 are stored here
3425b8d50e4SSathees Balya  */
3435b8d50e4SSathees Balya #define ARM_BL2_MEM_DESC_BASE		ARM_TB_FW_CONFIG_LIMIT
3445b8d50e4SSathees Balya #define ARM_BL2_MEM_DESC_LIMIT		(ARM_BL2_MEM_DESC_BASE +	\
3455b8d50e4SSathees Balya 							(PAGE_SIZE / 2U))
3465b8d50e4SSathees Balya 
3475b8d50e4SSathees Balya /*
3485b8d50e4SSathees Balya  * Define limit of firmware configuration memory:
3495b8d50e4SSathees Balya  * ARM_TB_FW_CONFIG + ARM_BL2_MEM_DESC memory
3505b8d50e4SSathees Balya  */
3515b8d50e4SSathees Balya #define ARM_FW_CONFIG_LIMIT		(ARM_BL_RAM_BASE + PAGE_SIZE)
352b4315306SDan Handley 
353b4315306SDan Handley /*******************************************************************************
354b4315306SDan Handley  * BL1 specific defines.
355b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
356b4315306SDan Handley  * addresses.
357b4315306SDan Handley  ******************************************************************************/
358b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
359b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
3601eb735d7SRoberto Vargas 					 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
3611eb735d7SRoberto Vargas 					    PLAT_ARM_MAX_ROMLIB_RO_SIZE))
362b4315306SDan Handley /*
363ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
364b4315306SDan Handley  */
365b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
366b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
3671eb735d7SRoberto Vargas 						(PLAT_ARM_MAX_BL1_RW_SIZE +\
3681eb735d7SRoberto Vargas 						 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
3691eb735d7SRoberto Vargas #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + 		\
3701eb735d7SRoberto Vargas 					    (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
3711eb735d7SRoberto Vargas 
3721eb735d7SRoberto Vargas #define ROMLIB_RO_BASE			BL1_RO_LIMIT
3731eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
3741eb735d7SRoberto Vargas 
3751eb735d7SRoberto Vargas #define ROMLIB_RW_BASE			(BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
3761eb735d7SRoberto Vargas #define ROMLIB_RW_END			(ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
377b4315306SDan Handley 
378b4315306SDan Handley /*******************************************************************************
379b4315306SDan Handley  * BL2 specific defines.
380b4315306SDan Handley  ******************************************************************************/
381c099cd39SSoby Mathew #if BL2_AT_EL3
38242be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */
383c099cd39SSoby Mathew #define BL2_BASE			(ARM_TRUSTED_SRAM_BASE + \
38442be6fc5SDimitris Papastamos 						(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000)
385c099cd39SSoby Mathew #define BL2_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
386c099cd39SSoby Mathew 
387c099cd39SSoby Mathew #else
3884518dd9aSDavid Wang /*
3894518dd9aSDavid Wang  * Put BL2 just below BL1.
3904518dd9aSDavid Wang  */
3914518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
3924518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
3934518dd9aSDavid Wang #endif
394b4315306SDan Handley 
395b4315306SDan Handley /*******************************************************************************
396d178637dSJuan Castillo  * BL31 specific defines.
397b4315306SDan Handley  ******************************************************************************/
3984518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
3994518dd9aSDavid Wang /*
4004518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
4014518dd9aSDavid Wang  */
4024518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
4034518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
4044518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
405fd5763eaSQixiang Xu #elif (RESET_TO_BL31)
406d4580d17SSoby Mathew 
407d4580d17SSoby Mathew # if ENABLE_PIE
408fd5763eaSQixiang Xu /*
40955cf015cSSoby Mathew  * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
410d4580d17SSoby Mathew  * used for building BL31 and not used for loading BL31.
411fd5763eaSQixiang Xu  */
41255cf015cSSoby Mathew #  define BL31_BASE			0x0
41355cf015cSSoby Mathew #  define BL31_LIMIT			PLAT_ARM_MAX_BL31_SIZE
4144518dd9aSDavid Wang # else
415d4580d17SSoby Mathew /* Put BL31_BASE in the middle of the Trusted SRAM.*/
416d4580d17SSoby Mathew #  define BL31_BASE			(ARM_TRUSTED_SRAM_BASE + \
417d4580d17SSoby Mathew 					(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1))
418d4580d17SSoby Mathew #  define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
419d4580d17SSoby Mathew # endif /* ENABLE_PIE */
420d4580d17SSoby Mathew 
421d4580d17SSoby Mathew #else
422c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/
423c099cd39SSoby Mathew #define BL31_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
424c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL31_SIZE)
425c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT		BL2_BASE
42642be6fc5SDimitris Papastamos /*
42742be6fc5SDimitris Papastamos  * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
42842be6fc5SDimitris Papastamos  * because in the BL2_AT_EL3 configuration, BL2 is always resident.
42942be6fc5SDimitris Papastamos  */
43042be6fc5SDimitris Papastamos #if BL2_AT_EL3
43142be6fc5SDimitris Papastamos #define BL31_LIMIT			BL2_BASE
43242be6fc5SDimitris Papastamos #else
433b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4344518dd9aSDavid Wang #endif
43542be6fc5SDimitris Papastamos #endif
436b4315306SDan Handley 
437*402b3cf8SJulius Werner #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME
438b4315306SDan Handley /*******************************************************************************
4395744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch32 mode
4405744e874SSoby Mathew  ******************************************************************************/
4415744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
442c099cd39SSoby Mathew /*
443c099cd39SSoby Mathew  * SP_MIN is the only BL image in SRAM. Allocate the whole of SRAM (excluding
444c099cd39SSoby Mathew  * the page reserved for fw_configs) to BL32
445c099cd39SSoby Mathew  */
4465b8d50e4SSathees Balya #  define BL32_BASE			ARM_FW_CONFIG_LIMIT
4475744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4485744e874SSoby Mathew # else
449c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/
450c099cd39SSoby Mathew #  define BL32_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
451c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL32_SIZE)
452c099cd39SSoby Mathew #  define BL32_PROGBITS_LIMIT		BL2_BASE
4535744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4545744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
4555744e874SSoby Mathew 
4565744e874SSoby Mathew #else
4575744e874SSoby Mathew /*******************************************************************************
4585744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch64 mode
459b4315306SDan Handley  ******************************************************************************/
460b4315306SDan Handley /*
461b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
462b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
463b4315306SDan Handley  * controller.
464b4315306SDan Handley  */
465e29efeb1SAntonio Nino Diaz # if ENABLE_SPM
466e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
467e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
468e29efeb1SAntonio Nino Diaz #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
469e29efeb1SAntonio Nino Diaz #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
470e29efeb1SAntonio Nino Diaz 						ARM_AP_TZC_DRAM1_SIZE)
471e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM
4724518dd9aSDavid Wang #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
4734518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4744518dd9aSDavid Wang #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
4754518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4764518dd9aSDavid Wang #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
4774518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4784518dd9aSDavid Wang #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
4794518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
4804518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
481b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
482b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
483c099cd39SSoby Mathew #  define TSP_PROGBITS_LIMIT		BL31_BASE
4845b8d50e4SSathees Balya #  define BL32_BASE			ARM_FW_CONFIG_LIMIT
485b4315306SDan Handley #  define BL32_LIMIT			BL31_BASE
486b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
487b4315306SDan Handley #  define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
488b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
489b4315306SDan Handley #  define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
490b4315306SDan Handley #  define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
491f21c6321SAntonio Nino Diaz 						+ (UL(1) << 21))
492b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
493b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
494b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
495b4315306SDan Handley #  define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
496b4315306SDan Handley #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
497b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
498b4315306SDan Handley # else
499b4315306SDan Handley #  error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
500b4315306SDan Handley # endif
501*402b3cf8SJulius Werner #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */
502b4315306SDan Handley 
503e29efeb1SAntonio Nino Diaz /*
504e29efeb1SAntonio Nino Diaz  * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
505e29efeb1SAntonio Nino Diaz  * SPD and no SPM, as they are the only ones that can be used as BL32.
506e29efeb1SAntonio Nino Diaz  */
507*402b3cf8SJulius Werner #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME
508e29efeb1SAntonio Nino Diaz # if defined(SPD_none) && !ENABLE_SPM
50981d139d5SAntonio Nino Diaz #  undef BL32_BASE
5105744e874SSoby Mathew # endif /* defined(SPD_none) && !ENABLE_SPM */
511*402b3cf8SJulius Werner #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */
51281d139d5SAntonio Nino Diaz 
513436223deSYatharth Kochar /*******************************************************************************
514436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
515436223deSYatharth Kochar  ******************************************************************************/
516436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
5175744e874SSoby Mathew #define BL2U_LIMIT			BL2_LIMIT
5185744e874SSoby Mathew 
519436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
520f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + UL(0x03EB8000))
521436223deSYatharth Kochar 
522b4315306SDan Handley /*
523b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
524b4315306SDan Handley  */
525b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
526b4315306SDan Handley 
527b4315306SDan Handley 
528e25e6f41SVikram Kanigiri /*
529e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
530e25e6f41SVikram Kanigiri  */
531e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
532e25e6f41SVikram Kanigiri 
5330bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */
5340b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI			0x10
5350bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI		0x60
5360bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI		0x70
5370bef0edfSJeenu Viswambharan 
5380bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */
5390bef0edfSJeenu Viswambharan #define ARM_PRI_BITS			3
540e25e6f41SVikram Kanigiri 
5410baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */
5420baec2abSJeenu Viswambharan #define ARM_SDEI_SGI			ARM_IRQ_SEC_SGI_0
5430baec2abSJeenu Viswambharan 
5440baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */
5450baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0		1000
5460baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1		1001
5470baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2		1002
5480baec2abSJeenu Viswambharan 
5490baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */
5500baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0		2000
5510baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1		2001
5520baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2		2002
5530baec2abSJeenu Viswambharan 
5547bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \
5557bdf0c1fSJeenu Viswambharan 	SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
5567bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5577bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5587bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
5597bdf0c1fSJeenu Viswambharan 
5607bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \
5617bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5627bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5637bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
5647bdf0c1fSJeenu Viswambharan 
5651083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */
566