xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision 1779ba6b97fbff87290f164c7c78559329173e02)
1b4315306SDan Handley /*
2b4315306SDan Handley  * Copyright (c) 2015, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
4b4315306SDan Handley  * Redistribution and use in source and binary forms, with or without
5b4315306SDan Handley  * modification, are permitted provided that the following conditions are met:
6b4315306SDan Handley  *
7b4315306SDan Handley  * Redistributions of source code must retain the above copyright notice, this
8b4315306SDan Handley  * list of conditions and the following disclaimer.
9b4315306SDan Handley  *
10b4315306SDan Handley  * Redistributions in binary form must reproduce the above copyright notice,
11b4315306SDan Handley  * this list of conditions and the following disclaimer in the documentation
12b4315306SDan Handley  * and/or other materials provided with the distribution.
13b4315306SDan Handley  *
14b4315306SDan Handley  * Neither the name of ARM nor the names of its contributors may be used
15b4315306SDan Handley  * to endorse or promote products derived from this software without specific
16b4315306SDan Handley  * prior written permission.
17b4315306SDan Handley  *
18b4315306SDan Handley  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19b4315306SDan Handley  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20b4315306SDan Handley  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21b4315306SDan Handley  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22b4315306SDan Handley  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23b4315306SDan Handley  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24b4315306SDan Handley  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25b4315306SDan Handley  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26b4315306SDan Handley  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27b4315306SDan Handley  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28b4315306SDan Handley  * POSSIBILITY OF SUCH DAMAGE.
29b4315306SDan Handley  */
30b4315306SDan Handley #ifndef __ARM_DEF_H__
31b4315306SDan Handley #define __ARM_DEF_H__
32b4315306SDan Handley 
33b4315306SDan Handley #include <common_def.h>
34b4315306SDan Handley #include <platform_def.h>
35dff93c86SJuan Castillo #include <tbbr_img_def.h>
36b4315306SDan Handley #include <xlat_tables.h>
37b4315306SDan Handley 
38b4315306SDan Handley 
39b4315306SDan Handley /******************************************************************************
40b4315306SDan Handley  * Definitions common to all ARM standard platforms
41b4315306SDan Handley  *****************************************************************************/
42b4315306SDan Handley 
43b4315306SDan Handley /* Special value used to verify platform parameters from BL2 to BL3-1 */
44b4315306SDan Handley #define ARM_BL31_PLAT_PARAM_VAL		0x0f1e2d3c4b5a6978ULL
45b4315306SDan Handley 
46b4315306SDan Handley #define ARM_CLUSTER_COUNT		2ull
47b4315306SDan Handley 
48b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
49b4315306SDan Handley 
50b4315306SDan Handley /* Memory location options for TSP */
51b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
52b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
53b4315306SDan Handley #define ARM_DRAM_ID			2
54b4315306SDan Handley 
55b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */
56b4315306SDan Handley #define ARM_TRUSTED_SRAM_BASE		0x04000000
57b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
58b4315306SDan Handley #define ARM_SHARED_RAM_SIZE		0x00001000	/* 4 KB */
59b4315306SDan Handley 
60b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
61b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
62b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
63b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
64b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
65b4315306SDan Handley 
66b4315306SDan Handley /*
67b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
68b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
69b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
70b4315306SDan Handley  */
71b4315306SDan Handley #define ARM_TZC_DRAM1_SIZE		MAKE_ULL(0x01000000)
72b4315306SDan Handley 
73b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
74b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
75b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
76b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
77b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
78b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE - 1)
79b4315306SDan Handley 
80b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
81b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
82b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
83b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
84b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
85b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
86b4315306SDan Handley 					 ARM_AP_TZC_DRAM1_SIZE - 1)
87b4315306SDan Handley 
88b4315306SDan Handley 
89b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
90b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
91b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
92b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
93b4315306SDan Handley 					 ARM_NS_DRAM1_SIZE - 1)
94b4315306SDan Handley 
95b4315306SDan Handley #define ARM_DRAM1_BASE			MAKE_ULL(0x80000000)
96b4315306SDan Handley #define ARM_DRAM1_SIZE			MAKE_ULL(0x80000000)
97b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
98b4315306SDan Handley 					 ARM_DRAM1_SIZE - 1)
99b4315306SDan Handley 
100b4315306SDan Handley #define ARM_DRAM2_BASE			MAKE_ULL(0x880000000)
101b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
102b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
103b4315306SDan Handley 					 ARM_DRAM2_SIZE - 1)
104b4315306SDan Handley 
105b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
106b4315306SDan Handley 
107b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
108b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
109b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
110b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
111b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
112b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
113b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
114b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
115b4315306SDan Handley 
116b4315306SDan Handley #define ARM_SHARED_RAM_ATTR		((PLAT_ARM_SHARED_RAM_CACHED ?	\
117b4315306SDan Handley 						MT_MEMORY : MT_DEVICE)	\
118b4315306SDan Handley 						| MT_RW | MT_SECURE)
119b4315306SDan Handley 
120b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
121b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
122b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
123b4315306SDan Handley 						ARM_SHARED_RAM_ATTR)
124b4315306SDan Handley 
125b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
126b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
127b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
128b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
129b4315306SDan Handley 
130b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
131b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
132b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
133b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
134b4315306SDan Handley 
135b4315306SDan Handley 
136b4315306SDan Handley /*
137b4315306SDan Handley  * The number of regions like RO(code), coherent and data required by
138b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
139b4315306SDan Handley  */
140b4315306SDan Handley #if USE_COHERENT_MEM
141b4315306SDan Handley #define ARM_BL_REGIONS			3
142b4315306SDan Handley #else
143b4315306SDan Handley #define ARM_BL_REGIONS			2
144b4315306SDan Handley #endif
145b4315306SDan Handley 
146b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
147b4315306SDan Handley 					 ARM_BL_REGIONS)
148b4315306SDan Handley 
149b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
150b4315306SDan Handley #define ARM_SYS_CNTCTL_BASE		0x2a430000
151b4315306SDan Handley #define ARM_SYS_CNTREAD_BASE		0x2a800000
152b4315306SDan Handley #define ARM_SYS_TIMCTL_BASE		0x2a810000
153b4315306SDan Handley 
154b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
155b4315306SDan Handley 
156b4315306SDan Handley /* TZC related constants */
157b4315306SDan Handley #define ARM_TZC_BASE			0x2a4a0000
158b4315306SDan Handley 
159b4315306SDan Handley 
160b4315306SDan Handley /******************************************************************************
161b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
162b4315306SDan Handley  *****************************************************************************/
163b4315306SDan Handley 
164b4315306SDan Handley #define ADDR_SPACE_SIZE			(1ull << 32)
165b4315306SDan Handley 
166b4315306SDan Handley #define PLATFORM_NUM_AFFS		(ARM_CLUSTER_COUNT + \
167b4315306SDan Handley 					 PLATFORM_CORE_COUNT)
168b4315306SDan Handley #define PLATFORM_MAX_AFFLVL		MPIDR_AFFLVL1
169b4315306SDan Handley 
170b4315306SDan Handley #define PLATFORM_CORE_COUNT		(PLAT_ARM_CLUSTER0_CORE_COUNT + \
171b4315306SDan Handley 					 PLAT_ARM_CLUSTER1_CORE_COUNT)
172b4315306SDan Handley 
173b4315306SDan Handley /*
174b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
175b4315306SDan Handley  * This is known only to the platform as it might have a combination of
176b4315306SDan Handley  * integrated and external caches.
177b4315306SDan Handley  */
178b4315306SDan Handley #define CACHE_WRITEBACK_GRANULE		(1 << ARM_CACHE_WRITEBACK_SHIFT)
179b4315306SDan Handley 
180b4315306SDan Handley #if !USE_COHERENT_MEM
181b4315306SDan Handley /*
182b4315306SDan Handley  * Size of the per-cpu data in bytes that should be reserved in the generic
183b4315306SDan Handley  * per-cpu data structure for the ARM platform port.
184b4315306SDan Handley  */
185b4315306SDan Handley #define PLAT_PCPU_DATA_SIZE		2
186b4315306SDan Handley #endif
187b4315306SDan Handley 
188b4315306SDan Handley 
189b4315306SDan Handley /*******************************************************************************
190b4315306SDan Handley  * BL1 specific defines.
191b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
192b4315306SDan Handley  * addresses.
193b4315306SDan Handley  ******************************************************************************/
194b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
195b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
196b4315306SDan Handley 					 + PLAT_ARM_TRUSTED_ROM_SIZE)
197b4315306SDan Handley /*
198b4315306SDan Handley  * Put BL1 RW at the top of the Trusted SRAM. BL1_RW_BASE is calculated using
199b4315306SDan Handley  * the current BL1 RW debug size plus a little space for growth.
200b4315306SDan Handley  */
201b4315306SDan Handley #if TRUSTED_BOARD_BOOT
202b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
203b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
204*1779ba6bSJuan Castillo 						0x9000)
205b4315306SDan Handley #else
206b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
207b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
208b4315306SDan Handley 						0x6000)
209b4315306SDan Handley #endif
210b4315306SDan Handley #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
211b4315306SDan Handley 
212b4315306SDan Handley /*******************************************************************************
213b4315306SDan Handley  * BL2 specific defines.
214b4315306SDan Handley  ******************************************************************************/
215b4315306SDan Handley /*
216b4315306SDan Handley  * Put BL2 just below BL3-1. BL2_BASE is calculated using the current BL2 debug
217b4315306SDan Handley  * size plus a little space for growth.
218b4315306SDan Handley  */
219b4315306SDan Handley #if TRUSTED_BOARD_BOOT
220*1779ba6bSJuan Castillo #define BL2_BASE			(BL31_BASE - 0x1D000)
221b4315306SDan Handley #else
222b4315306SDan Handley #define BL2_BASE			(BL31_BASE - 0xC000)
223b4315306SDan Handley #endif
224b4315306SDan Handley #define BL2_LIMIT			BL31_BASE
225b4315306SDan Handley 
226b4315306SDan Handley /*******************************************************************************
227b4315306SDan Handley  * BL3-1 specific defines.
228b4315306SDan Handley  ******************************************************************************/
229b4315306SDan Handley /*
230b4315306SDan Handley  * Put BL3-1 at the top of the Trusted SRAM. BL31_BASE is calculated using the
231b4315306SDan Handley  * current BL3-1 debug size plus a little space for growth.
232b4315306SDan Handley  */
233b4315306SDan Handley #define BL31_BASE			(ARM_BL_RAM_BASE +		\
234b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
235b4315306SDan Handley 						0x1D000)
236b4315306SDan Handley #define BL31_PROGBITS_LIMIT		BL1_RW_BASE
237b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
238b4315306SDan Handley 
239b4315306SDan Handley /*******************************************************************************
240b4315306SDan Handley  * BL3-2 specific defines.
241b4315306SDan Handley  ******************************************************************************/
242b4315306SDan Handley /*
243b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
244b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
245b4315306SDan Handley  * controller.
246b4315306SDan Handley  */
247b4315306SDan Handley #if ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
248b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
249b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
250b4315306SDan Handley # define TSP_PROGBITS_LIMIT		BL2_BASE
251b4315306SDan Handley # define BL32_BASE			ARM_BL_RAM_BASE
252b4315306SDan Handley # define BL32_LIMIT			BL31_BASE
253b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
254b4315306SDan Handley # define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
255b4315306SDan Handley # define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
256b4315306SDan Handley # define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
257b4315306SDan Handley # define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
258b4315306SDan Handley 						+ (1 << 21))
259b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
260b4315306SDan Handley # define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
261b4315306SDan Handley # define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
262b4315306SDan Handley # define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
263b4315306SDan Handley # define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
264b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
265b4315306SDan Handley #else
266b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
267b4315306SDan Handley #endif
268b4315306SDan Handley 
269b4315306SDan Handley /*
270b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
271b4315306SDan Handley  */
272b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
273b4315306SDan Handley 
274b4315306SDan Handley 
275b4315306SDan Handley #endif /* __ARM_DEF_H__ */
276