1b4315306SDan Handley /* 2*0f0fd499SRohit Mathew * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H 71083b2b3SAntonio Nino Diaz #define ARM_DEF_H 8b4315306SDan Handley 909d40e0eSAntonio Nino Diaz #include <arch.h> 1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h> 1109d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 15*0f0fd499SRohit Mathew #include <plat/arm/board/common/rotpk/rotpk_def.h> 1653adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h> 1709d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h> 18b4315306SDan Handley 19b4315306SDan Handley /****************************************************************************** 20b4315306SDan Handley * Definitions common to all ARM standard platforms 21b4315306SDan Handley *****************************************************************************/ 22b4315306SDan Handley 23a6ffddecSMax Shvetsov 24d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */ 25f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978) 26b4315306SDan Handley 275b33ad17SDeepika Bhavnani #define ARM_SYSTEM_COUNT U(1) 28b4315306SDan Handley 29b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT 6 30b4315306SDan Handley 3138dce70fSSoby Mathew /* 3238dce70fSSoby Mathew * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The 3338dce70fSSoby Mathew * power levels have a 1:1 mapping with the MPIDR affinity levels. 3438dce70fSSoby Mathew */ 3538dce70fSSoby Mathew #define ARM_PWR_LVL0 MPIDR_AFFLVL0 3638dce70fSSoby Mathew #define ARM_PWR_LVL1 MPIDR_AFFLVL1 375f3a6030SSoby Mathew #define ARM_PWR_LVL2 MPIDR_AFFLVL2 380e27faf4SChandni Cherukuri #define ARM_PWR_LVL3 MPIDR_AFFLVL3 3938dce70fSSoby Mathew 4038dce70fSSoby Mathew /* 4138dce70fSSoby Mathew * Macros for local power states in ARM platforms encoded by State-ID field 4238dce70fSSoby Mathew * within the power-state parameter. 4338dce70fSSoby Mathew */ 4438dce70fSSoby Mathew /* Local power state for power domains in Run state. */ 451083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN U(0) 4638dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */ 471083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET U(1) 4838dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power 4938dce70fSSoby Mathew domains */ 501083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF U(2) 5138dce70fSSoby Mathew 52b4315306SDan Handley /* Memory location options for TSP */ 53b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID 0 54b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID 1 55b4315306SDan Handley #define ARM_DRAM_ID 2 56b4315306SDan Handley 575fb061e7SGary Morrison #ifdef PLAT_ARM_TRUSTED_SRAM_BASE 5803b201c0Slaurenw-arm #define ARM_TRUSTED_SRAM_BASE PLAT_ARM_TRUSTED_SRAM_BASE 5903b201c0Slaurenw-arm #else 60af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE UL(0x04000000) 615fb061e7SGary Morrison #endif /* PLAT_ARM_TRUSTED_SRAM_BASE */ 6203b201c0Slaurenw-arm 63b4315306SDan Handley #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE 64af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ 65b4315306SDan Handley 66b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */ 67b4315306SDan Handley #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ 68b4315306SDan Handley ARM_SHARED_RAM_SIZE) 69b4315306SDan Handley #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 70b4315306SDan Handley ARM_SHARED_RAM_SIZE) 71b4315306SDan Handley 72b4315306SDan Handley /* 73c8720729SZelalem Aweke * The top 16MB (or 64MB if RME is enabled) of DRAM1 is configured as 74c8720729SZelalem Aweke * follows: 75b4315306SDan Handley * - SCP TZC DRAM: If present, DRAM reserved for SCP use 76c8720729SZelalem Aweke * - L1 GPT DRAM: Reserved for L1 GPT if RME is enabled 77c8720729SZelalem Aweke * - REALM DRAM: Reserved for Realm world if RME is enabled 788c980a4aSJavier Almansa Sobrino * - TF-A <-> RMM SHARED: Area shared for communication between TF-A and RMM 796b2e961fSManish V Badarkhe * - Event Log: Area for Event Log if MEASURED_BOOT feature is enabled 80b4315306SDan Handley * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use 81c8720729SZelalem Aweke * 82c8720729SZelalem Aweke * RME enabled(64MB) RME not enabled(16MB) 83c8720729SZelalem Aweke * -------------------- ------------------- 84c8720729SZelalem Aweke * | | | | 85c8720729SZelalem Aweke * | AP TZC (~28MB) | | AP TZC (~14MB) | 86c8720729SZelalem Aweke * -------------------- ------------------- 876b2e961fSManish V Badarkhe * | Event Log | | Event Log | 886b2e961fSManish V Badarkhe * | (4KB) | | (4KB) | 896b2e961fSManish V Badarkhe * -------------------- ------------------- 906b2e961fSManish V Badarkhe * | REALM (RMM) | | | 916b2e961fSManish V Badarkhe * | (32MB - 4KB) | | EL3 TZC (2MB) | 926b2e961fSManish V Badarkhe * -------------------- ------------------- 93c8720729SZelalem Aweke * | | | | 946b2e961fSManish V Badarkhe * | TF-A <-> RMM | | SCP TZC | 956b2e961fSManish V Badarkhe * | SHARED (4KB) | 0xFFFF_FFFF------------------- 968c980a4aSJavier Almansa Sobrino * -------------------- 978c980a4aSJavier Almansa Sobrino * | | 988c980a4aSJavier Almansa Sobrino * | EL3 TZC (3MB) | 998c980a4aSJavier Almansa Sobrino * -------------------- 100c8720729SZelalem Aweke * | L1 GPT + SCP TZC | 101c8720729SZelalem Aweke * | (~1MB) | 102c8720729SZelalem Aweke * 0xFFFF_FFFF -------------------- 103b4315306SDan Handley */ 104c8720729SZelalem Aweke #if ENABLE_RME 105c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE UL(0x04000000) /* 64MB */ 106c8720729SZelalem Aweke /* 107c8720729SZelalem Aweke * Define a region within the TZC secured DRAM for use by EL3 runtime 108c8720729SZelalem Aweke * firmware. This region is meant to be NOLOAD and will not be zero 109da04341eSChris Kay * initialized. Data sections with the attribute `.arm_el3_tzc_dram` will be 110c8720729SZelalem Aweke * placed here. 3MB region is reserved if RME is enabled, 2MB otherwise. 111c8720729SZelalem Aweke */ 112c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00300000) /* 3MB */ 113c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE UL(0x00100000) /* 1MB */ 1148c980a4aSJavier Almansa Sobrino /* 32MB - ARM_EL3_RMM_SHARED_SIZE */ 1158c980a4aSJavier Almansa Sobrino #define ARM_REALM_SIZE (UL(0x02000000) - \ 1168c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE) 1178c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_SIZE (PAGE_SIZE) /* 4KB */ 118c8720729SZelalem Aweke #else 119c8720729SZelalem Aweke #define ARM_TZC_DRAM1_SIZE UL(0x01000000) /* 16MB */ 120c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2MB */ 121c8720729SZelalem Aweke #define ARM_L1_GPT_SIZE UL(0) 122c8720729SZelalem Aweke #define ARM_REALM_SIZE UL(0) 1238c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_SIZE UL(0) 124c8720729SZelalem Aweke #endif /* ENABLE_RME */ 125b4315306SDan Handley 126b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 127b4315306SDan Handley ARM_DRAM1_SIZE - \ 128c8720729SZelalem Aweke (ARM_SCP_TZC_DRAM1_SIZE + \ 129c8720729SZelalem Aweke ARM_L1_GPT_SIZE)) 130b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE 131b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ 1327b4e1fbbSAlexei Fedorov ARM_SCP_TZC_DRAM1_SIZE - 1U) 1336b2e961fSManish V Badarkhe 1346b2e961fSManish V Badarkhe # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \ 1356b2e961fSManish V Badarkhe MEASURED_BOOT 1366b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_SIZE UL(0x00001000) /* 4KB */ 1376b2e961fSManish V Badarkhe 1386b2e961fSManish V Badarkhe #if ENABLE_RME 1396b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_BASE (ARM_REALM_BASE - \ 1406b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE) 1416b2e961fSManish V Badarkhe #else 1426b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_BASE (ARM_EL3_TZC_DRAM1_BASE - \ 1436b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE) 1446b2e961fSManish V Badarkhe #endif /* ENABLE_RME */ 1456b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_END (ARM_EVENT_LOG_DRAM1_BASE + \ 1466b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE - \ 1476b2e961fSManish V Badarkhe 1U) 1486b2e961fSManish V Badarkhe #else 1496b2e961fSManish V Badarkhe #define ARM_EVENT_LOG_DRAM1_SIZE UL(0) 1506b2e961fSManish V Badarkhe #endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */ 1516b2e961fSManish V Badarkhe 152c8720729SZelalem Aweke #if ENABLE_RME 153c8720729SZelalem Aweke #define ARM_L1_GPT_ADDR_BASE (ARM_DRAM1_BASE + \ 154c8720729SZelalem Aweke ARM_DRAM1_SIZE - \ 155c8720729SZelalem Aweke ARM_L1_GPT_SIZE) 156c8720729SZelalem Aweke #define ARM_L1_GPT_END (ARM_L1_GPT_ADDR_BASE + \ 157c8720729SZelalem Aweke ARM_L1_GPT_SIZE - 1U) 158b4315306SDan Handley 1598c980a4aSJavier Almansa Sobrino #define ARM_REALM_BASE (ARM_EL3_RMM_SHARED_BASE - \ 1608c980a4aSJavier Almansa Sobrino ARM_REALM_SIZE) 1618c980a4aSJavier Almansa Sobrino 1628c980a4aSJavier Almansa Sobrino #define ARM_REALM_END (ARM_REALM_BASE + ARM_REALM_SIZE - 1U) 1638c980a4aSJavier Almansa Sobrino 1648c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_BASE (ARM_DRAM1_BASE + \ 165c8720729SZelalem Aweke ARM_DRAM1_SIZE - \ 166c8720729SZelalem Aweke (ARM_SCP_TZC_DRAM1_SIZE + \ 1678c980a4aSJavier Almansa Sobrino ARM_L1_GPT_SIZE + \ 1688c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE + \ 1698c980a4aSJavier Almansa Sobrino ARM_EL3_TZC_DRAM1_SIZE)) 1708c980a4aSJavier Almansa Sobrino 1718c980a4aSJavier Almansa Sobrino #define ARM_EL3_RMM_SHARED_END (ARM_EL3_RMM_SHARED_BASE + \ 1728c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE - 1U) 173c8720729SZelalem Aweke #endif /* ENABLE_RME */ 174c8720729SZelalem Aweke 175c8720729SZelalem Aweke #define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - \ 176c8720729SZelalem Aweke ARM_EL3_TZC_DRAM1_SIZE) 177a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \ 1787b4e1fbbSAlexei Fedorov ARM_EL3_TZC_DRAM1_SIZE - 1U) 179a22dffc6SSoby Mathew 180b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 181b4315306SDan Handley ARM_DRAM1_SIZE - \ 182b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 183b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ 184a22dffc6SSoby Mathew (ARM_SCP_TZC_DRAM1_SIZE + \ 185c8720729SZelalem Aweke ARM_EL3_TZC_DRAM1_SIZE + \ 1868c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE + \ 187c8720729SZelalem Aweke ARM_REALM_SIZE + \ 1886b2e961fSManish V Badarkhe ARM_L1_GPT_SIZE + \ 1896b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE)) 1906b2e961fSManish V Badarkhe 191b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ 1927b4e1fbbSAlexei Fedorov ARM_AP_TZC_DRAM1_SIZE - 1U) 193b4315306SDan Handley 194e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */ 195e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE 196e60f2af9SSoby Mathew 19754661cd2SSummer Qin #ifdef SPD_opteed 19854661cd2SSummer Qin /* 19904f72baeSJens Wiklander * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to 20004f72baeSJens Wiklander * load/authenticate the trusted os extra image. The first 512KB of 20104f72baeSJens Wiklander * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading 20204f72baeSJens Wiklander * for OPTEE is paged image which only include the paging part using 20304f72baeSJens Wiklander * virtual memory but without "init" data. OPTEE will copy the "init" data 20404f72baeSJens Wiklander * (from pager image) to the first 512KB of TZC_DRAM, and then copy the 20504f72baeSJens Wiklander * extra image behind the "init" data. 20654661cd2SSummer Qin */ 20704f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ 20804f72baeSJens Wiklander ARM_AP_TZC_DRAM1_SIZE - \ 20904f72baeSJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_SIZE) 210af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000) 21154661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ 21254661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_BASE, \ 21354661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ 21454661cd2SSummer Qin MT_MEMORY | MT_RW | MT_SECURE) 215b3ba6fdaSSoby Mathew 216b3ba6fdaSSoby Mathew /* 217b3ba6fdaSSoby Mathew * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging 218b3ba6fdaSSoby Mathew * support is enabled). 219b3ba6fdaSSoby Mathew */ 220b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ 221b3ba6fdaSSoby Mathew BL32_BASE, \ 222b3ba6fdaSSoby Mathew BL32_LIMIT - BL32_BASE, \ 223b3ba6fdaSSoby Mathew MT_MEMORY | MT_RW | MT_SECURE) 22454661cd2SSummer Qin #endif /* SPD_opteed */ 225b4315306SDan Handley 226b4315306SDan Handley #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE 227b4315306SDan Handley #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ 228b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 2298c980a4aSJavier Almansa Sobrino 230b4315306SDan Handley #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ 2317b4e1fbbSAlexei Fedorov ARM_NS_DRAM1_SIZE - 1U) 2325fb061e7SGary Morrison #ifdef PLAT_ARM_DRAM1_BASE 23303b201c0Slaurenw-arm #define ARM_DRAM1_BASE PLAT_ARM_DRAM1_BASE 23403b201c0Slaurenw-arm #else 2353d449de0SSandrine Bailleux #define ARM_DRAM1_BASE ULL(0x80000000) 2365fb061e7SGary Morrison #endif /* PLAT_ARM_DRAM1_BASE */ 23703b201c0Slaurenw-arm 2383d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE ULL(0x80000000) 239b4315306SDan Handley #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ 2407b4e1fbbSAlexei Fedorov ARM_DRAM1_SIZE - 1U) 241b4315306SDan Handley 2426bb6015fSSami Mujawar #define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE 243b4315306SDan Handley #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE 244b4315306SDan Handley #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ 2457b4e1fbbSAlexei Fedorov ARM_DRAM2_SIZE - 1U) 246a97bfa5fSAlexeiFedorov /* Number of DRAM banks */ 24782685904SAlexeiFedorov #define ARM_DRAM_NUM_BANKS 2UL 248b4315306SDan Handley 249b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER 29 250b4315306SDan Handley 251b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0 8 252b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1 9 253b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2 10 254b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3 11 255b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4 12 256b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5 13 257b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6 14 258b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7 15 259b4315306SDan Handley 26027573c59SAchin Gupta /* 261b2c363b1SJeenu Viswambharan * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 262b2c363b1SJeenu Viswambharan * terminology. On a GICv2 system or mode, the lists will be merged and treated 263b2c363b1SJeenu Viswambharan * as Group 0 interrupts. 264b2c363b1SJeenu Viswambharan */ 265b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \ 266fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 267b2c363b1SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 268fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 269b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 270fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 271b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 272fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 273b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 274fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 275b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 276fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 277b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 278fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 279b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE) 280b2c363b1SJeenu Viswambharan 281b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \ 282fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \ 283b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 284fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 285b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE) 286b2c363b1SJeenu Viswambharan 287b4315306SDan Handley #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ 288b4315306SDan Handley ARM_SHARED_RAM_BASE, \ 289b4315306SDan Handley ARM_SHARED_RAM_SIZE, \ 2904bb72c47SZelalem Aweke MT_DEVICE | MT_RW | EL3_PAS) 291b4315306SDan Handley 292b4315306SDan Handley #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ 293b4315306SDan Handley ARM_NS_DRAM1_BASE, \ 294b4315306SDan Handley ARM_NS_DRAM1_SIZE, \ 295b4315306SDan Handley MT_MEMORY | MT_RW | MT_NS) 296b4315306SDan Handley 297b09ba056SRoberto Vargas #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ 298b09ba056SRoberto Vargas ARM_DRAM2_BASE, \ 299b09ba056SRoberto Vargas ARM_DRAM2_SIZE, \ 300b09ba056SRoberto Vargas MT_MEMORY | MT_RW | MT_NS) 301b09ba056SRoberto Vargas 302b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ 303b4315306SDan Handley TSP_SEC_MEM_BASE, \ 304b4315306SDan Handley TSP_SEC_MEM_SIZE, \ 305b4315306SDan Handley MT_MEMORY | MT_RW | MT_SECURE) 306b4315306SDan Handley 3074518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 3084518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ 3094518dd9aSDavid Wang BL31_BASE, \ 3104518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE, \ 3114518dd9aSDavid Wang MT_MEMORY | MT_RW | MT_SECURE) 3124518dd9aSDavid Wang #endif 313b4315306SDan Handley 314a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \ 315a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_BASE, \ 316a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_SIZE, \ 3174bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 318a22dffc6SSoby Mathew 31964758c97SAchin Gupta #define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \ 32064758c97SAchin Gupta PLAT_ARM_TRUSTED_DRAM_BASE, \ 32164758c97SAchin Gupta PLAT_ARM_TRUSTED_DRAM_SIZE, \ 32264758c97SAchin Gupta MT_MEMORY | MT_RW | MT_SECURE) 32364758c97SAchin Gupta 3246b2e961fSManish V Badarkhe # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \ 3256b2e961fSManish V Badarkhe MEASURED_BOOT 3266b2e961fSManish V Badarkhe #define ARM_MAP_EVENT_LOG_DRAM1 \ 3276b2e961fSManish V Badarkhe MAP_REGION_FLAT( \ 3286b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_BASE, \ 3296b2e961fSManish V Badarkhe ARM_EVENT_LOG_DRAM1_SIZE, \ 3306b2e961fSManish V Badarkhe MT_MEMORY | MT_RW | MT_SECURE) 3316b2e961fSManish V Badarkhe #endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && MEASURED_BOOT */ 3326b2e961fSManish V Badarkhe 333c8720729SZelalem Aweke #if ENABLE_RME 334e516ba6dSSoby Mathew /* 335e516ba6dSSoby Mathew * We add the EL3_RMM_SHARED size to RMM mapping to map the region as a block. 336e516ba6dSSoby Mathew * Else we end up requiring more pagetables in BL2 for ROMLIB build. 337e516ba6dSSoby Mathew */ 338c8720729SZelalem Aweke #define ARM_MAP_RMM_DRAM MAP_REGION_FLAT( \ 339c8720729SZelalem Aweke PLAT_ARM_RMM_BASE, \ 340e516ba6dSSoby Mathew (PLAT_ARM_RMM_SIZE + \ 341e516ba6dSSoby Mathew ARM_EL3_RMM_SHARED_SIZE), \ 342c8720729SZelalem Aweke MT_MEMORY | MT_RW | MT_REALM) 343c8720729SZelalem Aweke 344c8720729SZelalem Aweke 345c8720729SZelalem Aweke #define ARM_MAP_GPT_L1_DRAM MAP_REGION_FLAT( \ 346c8720729SZelalem Aweke ARM_L1_GPT_ADDR_BASE, \ 347c8720729SZelalem Aweke ARM_L1_GPT_SIZE, \ 348c8720729SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 349c8720729SZelalem Aweke 3508c980a4aSJavier Almansa Sobrino #define ARM_MAP_EL3_RMM_SHARED_MEM \ 3518c980a4aSJavier Almansa Sobrino MAP_REGION_FLAT( \ 3528c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_BASE, \ 3538c980a4aSJavier Almansa Sobrino ARM_EL3_RMM_SHARED_SIZE, \ 3548c980a4aSJavier Almansa Sobrino MT_MEMORY | MT_RW | MT_REALM) 3558c980a4aSJavier Almansa Sobrino 356c8720729SZelalem Aweke #endif /* ENABLE_RME */ 35764758c97SAchin Gupta 3582ecaafd2SDaniel Boulby /* 359ba597da7SJohn Tsichritzis * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to 360ba597da7SJohn Tsichritzis * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides 361ba597da7SJohn Tsichritzis * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order 362ba597da7SJohn Tsichritzis * to be able to access the heap. 363ba597da7SJohn Tsichritzis */ 364ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW MAP_REGION_FLAT( \ 365ba597da7SJohn Tsichritzis BL1_RW_BASE, \ 366ba597da7SJohn Tsichritzis BL1_RW_LIMIT - BL1_RW_BASE, \ 3674bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 368ba597da7SJohn Tsichritzis 369ba597da7SJohn Tsichritzis /* 3702ecaafd2SDaniel Boulby * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section 3712ecaafd2SDaniel Boulby * otherwise one region is defined containing both. 3722ecaafd2SDaniel Boulby */ 373d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA 3742ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 375d323af9eSDaniel Boulby BL_CODE_BASE, \ 376d323af9eSDaniel Boulby BL_CODE_END - BL_CODE_BASE, \ 3774bb72c47SZelalem Aweke MT_CODE | EL3_PAS), \ 3782ecaafd2SDaniel Boulby MAP_REGION_FLAT( \ 379d323af9eSDaniel Boulby BL_RO_DATA_BASE, \ 380d323af9eSDaniel Boulby BL_RO_DATA_END \ 381d323af9eSDaniel Boulby - BL_RO_DATA_BASE, \ 3824bb72c47SZelalem Aweke MT_RO_DATA | EL3_PAS) 3832ecaafd2SDaniel Boulby #else 3842ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 3852ecaafd2SDaniel Boulby BL_CODE_BASE, \ 3862ecaafd2SDaniel Boulby BL_CODE_END - BL_CODE_BASE, \ 3874bb72c47SZelalem Aweke MT_CODE | EL3_PAS) 388d323af9eSDaniel Boulby #endif 389d323af9eSDaniel Boulby #if USE_COHERENT_MEM 390d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \ 391d323af9eSDaniel Boulby BL_COHERENT_RAM_BASE, \ 392d323af9eSDaniel Boulby BL_COHERENT_RAM_END \ 393d323af9eSDaniel Boulby - BL_COHERENT_RAM_BASE, \ 3944bb72c47SZelalem Aweke MT_DEVICE | MT_RW | EL3_PAS) 395d323af9eSDaniel Boulby #endif 3961eb735d7SRoberto Vargas #if USE_ROMLIB 3971eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \ 3981eb735d7SRoberto Vargas ROMLIB_RO_BASE, \ 3991eb735d7SRoberto Vargas ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\ 4004bb72c47SZelalem Aweke MT_CODE | EL3_PAS) 4011eb735d7SRoberto Vargas 4021eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \ 4031eb735d7SRoberto Vargas ROMLIB_RW_BASE, \ 4041eb735d7SRoberto Vargas ROMLIB_RW_END - ROMLIB_RW_BASE,\ 4054bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 4061eb735d7SRoberto Vargas #endif 407d323af9eSDaniel Boulby 408b4315306SDan Handley /* 4090f58d4f2SAntonio Nino Diaz * Map mem_protect flash region with read and write permissions 4100f58d4f2SAntonio Nino Diaz */ 4110f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \ 4120f58d4f2SAntonio Nino Diaz V2M_FLASH_BLOCK_SIZE, \ 4130f58d4f2SAntonio Nino Diaz MT_DEVICE | MT_RW | MT_SECURE) 414a07c101aSManish V Badarkhe /* 415a07c101aSManish V Badarkhe * Map the region for device tree configuration with read and write permissions 416a07c101aSManish V Badarkhe */ 417a07c101aSManish V Badarkhe #define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \ 418a07c101aSManish V Badarkhe (ARM_FW_CONFIGS_LIMIT \ 419a07c101aSManish V Badarkhe - ARM_BL_RAM_BASE), \ 4204bb72c47SZelalem Aweke MT_MEMORY | MT_RW | EL3_PAS) 421c8720729SZelalem Aweke /* 422c8720729SZelalem Aweke * Map L0_GPT with read and write permissions 423c8720729SZelalem Aweke */ 424c8720729SZelalem Aweke #if ENABLE_RME 425c8720729SZelalem Aweke #define ARM_MAP_L0_GPT_REGION MAP_REGION_FLAT(ARM_L0_GPT_ADDR_BASE, \ 426c8720729SZelalem Aweke ARM_L0_GPT_SIZE, \ 427c8720729SZelalem Aweke MT_MEMORY | MT_RW | MT_ROOT) 428c8720729SZelalem Aweke #endif 4290f58d4f2SAntonio Nino Diaz 4300f58d4f2SAntonio Nino Diaz /* 4312ecaafd2SDaniel Boulby * The max number of regions like RO(code), coherent and data required by 432b4315306SDan Handley * different BL stages which need to be mapped in the MMU. 433b4315306SDan Handley */ 434dcb19591SManish V Badarkhe #define ARM_BL_REGIONS 7 435b4315306SDan Handley 436b4315306SDan Handley #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ 437b4315306SDan Handley ARM_BL_REGIONS) 438b4315306SDan Handley 439b4315306SDan Handley /* Memory mapped Generic timer interfaces */ 4405fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTCTL_BASE 4415fb061e7SGary Morrison #define ARM_SYS_CNTCTL_BASE PLAT_ARM_SYS_CNTCTL_BASE 4425fb061e7SGary Morrison #else 443af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE UL(0x2a430000) 4445fb061e7SGary Morrison #endif 4455fb061e7SGary Morrison 4465fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNTREAD_BASE 4475fb061e7SGary Morrison #define ARM_SYS_CNTREAD_BASE PLAT_ARM_SYS_CNTREAD_BASE 4485fb061e7SGary Morrison #else 449af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE UL(0x2a800000) 4505fb061e7SGary Morrison #endif 4515fb061e7SGary Morrison 4525fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_TIMCTL_BASE 4535fb061e7SGary Morrison #define ARM_SYS_TIMCTL_BASE PLAT_ARM_SYS_TIMCTL_BASE 4545fb061e7SGary Morrison #else 455af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE UL(0x2a810000) 4565fb061e7SGary Morrison #endif 4575fb061e7SGary Morrison 4585fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_S 4595fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_S PLAT_ARM_SYS_CNT_BASE_S 4605fb061e7SGary Morrison #else 461af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S UL(0x2a820000) 4625fb061e7SGary Morrison #endif 4635fb061e7SGary Morrison 4645fb061e7SGary Morrison #ifdef PLAT_ARM_SYS_CNT_BASE_NS 4655fb061e7SGary Morrison #define ARM_SYS_CNT_BASE_NS PLAT_ARM_SYS_CNT_BASE_NS 4665fb061e7SGary Morrison #else 467af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS UL(0x2a830000) 4685fb061e7SGary Morrison #endif 469b4315306SDan Handley 470b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE 115200 471b4315306SDan Handley 4727b4c1405SJuan Castillo /* Trusted Watchdog constants */ 4735fb061e7SGary Morrison #ifdef PLAT_ARM_SP805_TWDG_BASE 4745fb061e7SGary Morrison #define ARM_SP805_TWDG_BASE PLAT_ARM_SP805_TWDG_BASE 4755fb061e7SGary Morrison #else 476af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE UL(0x2a490000) 4775fb061e7SGary Morrison #endif 4787b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ 32768 4797b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 4807b4c1405SJuan Castillo * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ 4817b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC 128 4827b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ 4837b4c1405SJuan Castillo ARM_TWDG_TIMEOUT_SEC) 4847b4c1405SJuan Castillo 485b4315306SDan Handley /****************************************************************************** 486b4315306SDan Handley * Required platform porting definitions common to all ARM standard platforms 487b4315306SDan Handley *****************************************************************************/ 488b4315306SDan Handley 489b09ba056SRoberto Vargas /* 49038dce70fSSoby Mathew * This macro defines the deepest retention state possible. A higher state 49138dce70fSSoby Mathew * id will represent an invalid or a power down state. 49238dce70fSSoby Mathew */ 49338dce70fSSoby Mathew #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET 49438dce70fSSoby Mathew 49538dce70fSSoby Mathew /* 49638dce70fSSoby Mathew * This macro defines the deepest power down states possible. Any state ID 49738dce70fSSoby Mathew * higher than this is invalid. 49838dce70fSSoby Mathew */ 49938dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF 50038dce70fSSoby Mathew 501b4315306SDan Handley /* 502b4315306SDan Handley * Some data must be aligned on the biggest cache line size in the platform. 503b4315306SDan Handley * This is known only to the platform as it might have a combination of 504b4315306SDan Handley * integrated and external caches. 505b4315306SDan Handley */ 506af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT) 507b4315306SDan Handley 508c228956aSSoby Mathew /* 50904e06973SManish V Badarkhe * To enable FW_CONFIG to be loaded by BL1, define the corresponding base 510c228956aSSoby Mathew * and limit. Leave enough space of BL2 meminfo. 511c228956aSSoby Mathew */ 51204e06973SManish V Badarkhe #define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t)) 5132a0ef943SManish V Badarkhe #define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \ 5142a0ef943SManish V Badarkhe + (PAGE_SIZE / 2U)) 5155b8d50e4SSathees Balya 5165b8d50e4SSathees Balya /* 5175b8d50e4SSathees Balya * Boot parameters passed from BL2 to BL31/BL32 are stored here 5185b8d50e4SSathees Balya */ 5192a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT) 5202a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \ 5212a0ef943SManish V Badarkhe + (PAGE_SIZE / 2U)) 5225b8d50e4SSathees Balya 5235b8d50e4SSathees Balya /* 5245b8d50e4SSathees Balya * Define limit of firmware configuration memory: 52504e06973SManish V Badarkhe * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory 5265b8d50e4SSathees Balya */ 52724e224b4SManish V Badarkhe #define ARM_FW_CONFIGS_SIZE (PAGE_SIZE * 2) 52824e224b4SManish V Badarkhe #define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + ARM_FW_CONFIGS_SIZE) 529b4315306SDan Handley 530c8720729SZelalem Aweke #if ENABLE_RME 531c8720729SZelalem Aweke /* 532c8720729SZelalem Aweke * Store the L0 GPT on Trusted SRAM next to firmware 533c8720729SZelalem Aweke * configuration memory, 4KB aligned. 534c8720729SZelalem Aweke */ 535c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE (PAGE_SIZE) 536c8720729SZelalem Aweke #define ARM_L0_GPT_ADDR_BASE (ARM_FW_CONFIGS_LIMIT) 537c8720729SZelalem Aweke #define ARM_L0_GPT_LIMIT (ARM_L0_GPT_ADDR_BASE + ARM_L0_GPT_SIZE) 538c8720729SZelalem Aweke #else 539c8720729SZelalem Aweke #define ARM_L0_GPT_SIZE U(0) 540c8720729SZelalem Aweke #endif 541c8720729SZelalem Aweke 542b4315306SDan Handley /******************************************************************************* 543b4315306SDan Handley * BL1 specific defines. 544b4315306SDan Handley * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of 545b4315306SDan Handley * addresses. 546b4315306SDan Handley ******************************************************************************/ 547b4315306SDan Handley #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE 548e31fb0faSlaurenw-arm #ifdef PLAT_BL1_RO_LIMIT 549e31fb0faSlaurenw-arm #define BL1_RO_LIMIT PLAT_BL1_RO_LIMIT 550e31fb0faSlaurenw-arm #else 551b4315306SDan Handley #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ 5521eb735d7SRoberto Vargas + (PLAT_ARM_TRUSTED_ROM_SIZE - \ 5531eb735d7SRoberto Vargas PLAT_ARM_MAX_ROMLIB_RO_SIZE)) 554e31fb0faSlaurenw-arm #endif 555e31fb0faSlaurenw-arm 556b4315306SDan Handley /* 557ecf70f7bSVikram Kanigiri * Put BL1 RW at the top of the Trusted SRAM. 558b4315306SDan Handley */ 559b4315306SDan Handley #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ 560b4315306SDan Handley ARM_BL_RAM_SIZE - \ 5611eb735d7SRoberto Vargas (PLAT_ARM_MAX_BL1_RW_SIZE +\ 5621eb735d7SRoberto Vargas PLAT_ARM_MAX_ROMLIB_RW_SIZE)) 5631eb735d7SRoberto Vargas #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \ 5641eb735d7SRoberto Vargas (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE)) 5651eb735d7SRoberto Vargas 5661eb735d7SRoberto Vargas #define ROMLIB_RO_BASE BL1_RO_LIMIT 5671eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE) 5681eb735d7SRoberto Vargas 5691eb735d7SRoberto Vargas #define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE) 5701eb735d7SRoberto Vargas #define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE) 571b4315306SDan Handley 572b4315306SDan Handley /******************************************************************************* 573b4315306SDan Handley * BL2 specific defines. 574b4315306SDan Handley ******************************************************************************/ 57542d4d3baSArvind Ram Prakash #if RESET_TO_BL2 57669a131d8SManish V Badarkhe #if ENABLE_PIE 57769a131d8SManish V Badarkhe /* 57869a131d8SManish V Badarkhe * As the BL31 image size appears to be increased when built with the ENABLE_PIE 57969a131d8SManish V Badarkhe * option, set BL2 base address to have enough space for BL31 in Trusted SRAM. 58069a131d8SManish V Badarkhe */ 581d478ac16SOlivier Deprez #define BL2_OFFSET (0x5000) 58269a131d8SManish V Badarkhe #else 58342be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */ 584d478ac16SOlivier Deprez #define BL2_OFFSET (0x2000) 585d478ac16SOlivier Deprez #endif /* ENABLE_PIE */ 586d478ac16SOlivier Deprez 587c099cd39SSoby Mathew #define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \ 58869a131d8SManish V Badarkhe (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \ 589d478ac16SOlivier Deprez BL2_OFFSET) 590c099cd39SSoby Mathew #define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 591c099cd39SSoby Mathew 592c099cd39SSoby Mathew #else 5934518dd9aSDavid Wang /* 5944518dd9aSDavid Wang * Put BL2 just below BL1. 5954518dd9aSDavid Wang */ 5964518dd9aSDavid Wang #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) 5974518dd9aSDavid Wang #define BL2_LIMIT BL1_RW_BASE 5984518dd9aSDavid Wang #endif 599b4315306SDan Handley 600b4315306SDan Handley /******************************************************************************* 601d178637dSJuan Castillo * BL31 specific defines. 602b4315306SDan Handley ******************************************************************************/ 6030c1f197aSMadhukar Pappireddy #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION 6044518dd9aSDavid Wang /* 6054518dd9aSDavid Wang * Put BL31 at the bottom of TZC secured DRAM 6064518dd9aSDavid Wang */ 6074518dd9aSDavid Wang #define BL31_BASE ARM_AP_TZC_DRAM1_BASE 6084518dd9aSDavid Wang #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 6094518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 6100c1f197aSMadhukar Pappireddy /* 6110c1f197aSMadhukar Pappireddy * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM. 6120c1f197aSMadhukar Pappireddy * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten. 6130c1f197aSMadhukar Pappireddy */ 6140c1f197aSMadhukar Pappireddy #if SEPARATE_NOBITS_REGION 6150c1f197aSMadhukar Pappireddy #define BL31_NOBITS_BASE BL2_BASE 6160c1f197aSMadhukar Pappireddy #define BL31_NOBITS_LIMIT BL2_LIMIT 6170c1f197aSMadhukar Pappireddy #endif /* SEPARATE_NOBITS_REGION */ 618fd5763eaSQixiang Xu #elif (RESET_TO_BL31) 619133a5c68SManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/ 620133a5c68SManish Pandey # if !ENABLE_PIE 621133a5c68SManish Pandey # error "BL31 must be a PIE if RESET_TO_BL31=1." 622133a5c68SManish Pandey #endif 623fd5763eaSQixiang Xu /* 62455cf015cSSoby Mathew * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely 625d4580d17SSoby Mathew * used for building BL31 and not used for loading BL31. 626fd5763eaSQixiang Xu */ 62755cf015cSSoby Mathew # define BL31_BASE 0x0 62855cf015cSSoby Mathew # define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE 6294518dd9aSDavid Wang #else 630c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/ 631c099cd39SSoby Mathew #define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 632c099cd39SSoby Mathew - PLAT_ARM_MAX_BL31_SIZE) 633c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT BL2_BASE 63442be6fc5SDimitris Papastamos /* 63542d4d3baSArvind Ram Prakash * For RESET_TO_BL2 make sure the BL31 can grow up until BL2_BASE. 63642d4d3baSArvind Ram Prakash * This is because in the RESET_TO_BL2 configuration, 63742d4d3baSArvind Ram Prakash * BL2 is always resident. 63842be6fc5SDimitris Papastamos */ 63942d4d3baSArvind Ram Prakash #if RESET_TO_BL2 64042be6fc5SDimitris Papastamos #define BL31_LIMIT BL2_BASE 64142be6fc5SDimitris Papastamos #else 642b4315306SDan Handley #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 6434518dd9aSDavid Wang #endif 64442be6fc5SDimitris Papastamos #endif 645b4315306SDan Handley 646c8720729SZelalem Aweke /****************************************************************************** 647c8720729SZelalem Aweke * RMM specific defines 648c8720729SZelalem Aweke *****************************************************************************/ 649c8720729SZelalem Aweke #if ENABLE_RME 650c8720729SZelalem Aweke #define RMM_BASE (ARM_REALM_BASE) 651c8720729SZelalem Aweke #define RMM_LIMIT (RMM_BASE + ARM_REALM_SIZE) 6528c980a4aSJavier Almansa Sobrino #define RMM_SHARED_BASE (ARM_EL3_RMM_SHARED_BASE) 6538c980a4aSJavier Almansa Sobrino #define RMM_SHARED_SIZE (ARM_EL3_RMM_SHARED_SIZE) 654c8720729SZelalem Aweke #endif 655c8720729SZelalem Aweke 656402b3cf8SJulius Werner #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME 657b4315306SDan Handley /******************************************************************************* 6585744e874SSoby Mathew * BL32 specific defines for EL3 runtime in AArch32 mode 6595744e874SSoby Mathew ******************************************************************************/ 6605744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME 6617285fd5fSManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/ 6627285fd5fSManish Pandey # if !ENABLE_PIE 6637285fd5fSManish Pandey # error "BL32 must be a PIE if RESET_TO_SP_MIN=1." 6647285fd5fSManish Pandey #endif 665c099cd39SSoby Mathew /* 6667285fd5fSManish Pandey * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely 6677285fd5fSManish Pandey * used for building BL32 and not used for loading BL32. 668c099cd39SSoby Mathew */ 6697285fd5fSManish Pandey # define BL32_BASE 0x0 6707285fd5fSManish Pandey # define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE 6715744e874SSoby Mathew # else 672c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/ 673c099cd39SSoby Mathew # define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 674c099cd39SSoby Mathew - PLAT_ARM_MAX_BL32_SIZE) 675c099cd39SSoby Mathew # define BL32_PROGBITS_LIMIT BL2_BASE 6765744e874SSoby Mathew # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 6775744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */ 6785744e874SSoby Mathew 6795744e874SSoby Mathew #else 6805744e874SSoby Mathew /******************************************************************************* 6815744e874SSoby Mathew * BL32 specific defines for EL3 runtime in AArch64 mode 682b4315306SDan Handley ******************************************************************************/ 683b4315306SDan Handley /* 684b4315306SDan Handley * On ARM standard platforms, the TSP can execute from Trusted SRAM, 685b4315306SDan Handley * Trusted DRAM (if available) or the DRAM region secured by the TrustZone 686b4315306SDan Handley * controller. 687b4315306SDan Handley */ 6882d65ea19SMarc Bonnici # if SPM_MM || SPMC_AT_EL3 689e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 690e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) 691e29efeb1SAntonio Nino Diaz # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 692e29efeb1SAntonio Nino Diaz # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 693e29efeb1SAntonio Nino Diaz ARM_AP_TZC_DRAM1_SIZE) 69464758c97SAchin Gupta # elif defined(SPD_spmd) 69564758c97SAchin Gupta # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 69664758c97SAchin Gupta # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) 697d32113c7SArunachalam Ganapathy # define BL32_BASE PLAT_ARM_SPMC_BASE 698d32113c7SArunachalam Ganapathy # define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \ 699d32113c7SArunachalam Ganapathy PLAT_ARM_SPMC_SIZE) 700e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM 7014518dd9aSDavid Wang # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ 7024518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 7034518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ 7044518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 7054518dd9aSDavid Wang # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ 7064518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 7074518dd9aSDavid Wang # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 7084518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) 7094518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID 710b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE 711b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE 712c099cd39SSoby Mathew # define TSP_PROGBITS_LIMIT BL31_BASE 71304e06973SManish V Badarkhe # define BL32_BASE ARM_FW_CONFIGS_LIMIT 714b4315306SDan Handley # define BL32_LIMIT BL31_BASE 715b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID 716b4315306SDan Handley # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE 717b4315306SDan Handley # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE 718b4315306SDan Handley # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE 719b4315306SDan Handley # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ 720c2a76122SManish V Badarkhe + SZ_4M) 721b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID 722b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE 723b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE 724b4315306SDan Handley # define BL32_BASE ARM_AP_TZC_DRAM1_BASE 725b4315306SDan Handley # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 726b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE) 727b4315306SDan Handley # else 728b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" 729b4315306SDan Handley # endif 730402b3cf8SJulius Werner #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */ 731b4315306SDan Handley 732e29efeb1SAntonio Nino Diaz /* 733e29efeb1SAntonio Nino Diaz * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no 7342d65ea19SMarc Bonnici * SPD and no SPM-MM and no SPMC-AT-EL3, as they are the only ones that can be 7352d65ea19SMarc Bonnici * used as BL32. 736e29efeb1SAntonio Nino Diaz */ 737402b3cf8SJulius Werner #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME 7382d65ea19SMarc Bonnici # if defined(SPD_none) && !SPM_MM && !SPMC_AT_EL3 73981d139d5SAntonio Nino Diaz # undef BL32_BASE 7402d65ea19SMarc Bonnici # endif /* defined(SPD_none) && !SPM_MM || !SPMC_AT_EL3 */ 741402b3cf8SJulius Werner #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */ 74281d139d5SAntonio Nino Diaz 743436223deSYatharth Kochar /******************************************************************************* 744436223deSYatharth Kochar * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. 745436223deSYatharth Kochar ******************************************************************************/ 746436223deSYatharth Kochar #define BL2U_BASE BL2_BASE 7475744e874SSoby Mathew #define BL2U_LIMIT BL2_LIMIT 7485744e874SSoby Mathew 749436223deSYatharth Kochar #define NS_BL2U_BASE ARM_NS_DRAM1_BASE 750f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000)) 751436223deSYatharth Kochar 752b4315306SDan Handley /* 753b4315306SDan Handley * ID of the secure physical generic timer interrupt used by the TSP. 754b4315306SDan Handley */ 755b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 756b4315306SDan Handley 757b4315306SDan Handley 758e25e6f41SVikram Kanigiri /* 759e25e6f41SVikram Kanigiri * One cache line needed for bakery locks on ARM platforms 760e25e6f41SVikram Kanigiri */ 761e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) 762e25e6f41SVikram Kanigiri 7630bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */ 764f87e54f7SManish Pandey #if ENABLE_FEAT_RAS && FFH_SUPPORT 7650b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI 0x10 7661c012840SOmkar Anand Kulkarni #endif 7670bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI 0x60 7680bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI 0x70 7690bef0edfSJeenu Viswambharan 770f1e4a28dSOmkar Anand Kulkarni /* CPU Fault Handling Interrupt(FHI) PPI interrupt ID */ 771f1e4a28dSOmkar Anand Kulkarni #define PLAT_CORE_FAULT_IRQ 17 772f1e4a28dSOmkar Anand Kulkarni 7730bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */ 774262aceaaSSandeep Tripathy #define PLAT_PRI_BITS 3 775e25e6f41SVikram Kanigiri 7760baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */ 7770baec2abSJeenu Viswambharan #define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0 7780baec2abSJeenu Viswambharan 779cbf9e84aSBalint Dobszay #if SDEI_IN_FCONF 780cbf9e84aSBalint Dobszay /* ARM SDEI dynamic private event max count */ 781cbf9e84aSBalint Dobszay #define ARM_SDEI_DP_EVENT_MAX_CNT 3 782cbf9e84aSBalint Dobszay 783cbf9e84aSBalint Dobszay /* ARM SDEI dynamic shared event max count */ 784cbf9e84aSBalint Dobszay #define ARM_SDEI_DS_EVENT_MAX_CNT 3 785cbf9e84aSBalint Dobszay #else 7860baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */ 7870baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0 1000 7880baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1 1001 7890baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2 1002 7900baec2abSJeenu Viswambharan 7910baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */ 7920baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0 2000 7930baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1 2001 7940baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2 2002 7950baec2abSJeenu Viswambharan 7967bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \ 7977bdf0c1fSJeenu Viswambharan SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \ 7987bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 7997bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8007bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) 8017bdf0c1fSJeenu Viswambharan 8027bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \ 8037bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8047bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 8057bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) 806cbf9e84aSBalint Dobszay #endif /* SDEI_IN_FCONF */ 8077bdf0c1fSJeenu Viswambharan 8081083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */ 809