xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
1b4315306SDan Handley /*
2c228956aSSoby Mathew  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H
71083b2b3SAntonio Nino Diaz #define ARM_DEF_H
8b4315306SDan Handley 
9b4315306SDan Handley #include <platform_def.h>
10b4315306SDan Handley 
11*09d40e0eSAntonio Nino Diaz #include <arch.h>
12*09d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
13*09d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h>
14*09d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
15*09d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
16*09d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h>
17*09d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h>
18b4315306SDan Handley 
19b4315306SDan Handley /******************************************************************************
20b4315306SDan Handley  * Definitions common to all ARM standard platforms
21b4315306SDan Handley  *****************************************************************************/
22b4315306SDan Handley 
23d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
24f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL		ULL(0x0f1e2d3c4b5a6978)
25b4315306SDan Handley 
265f3a6030SSoby Mathew #define ARM_SYSTEM_COUNT		1
27b4315306SDan Handley 
28b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
29b4315306SDan Handley 
3038dce70fSSoby Mathew /*
3138dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
3238dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
3338dce70fSSoby Mathew  */
3438dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
3538dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
365f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
370e27faf4SChandni Cherukuri #define ARM_PWR_LVL3		MPIDR_AFFLVL3
3838dce70fSSoby Mathew 
3938dce70fSSoby Mathew /*
4038dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
4138dce70fSSoby Mathew  *  within the power-state parameter.
4238dce70fSSoby Mathew  */
4338dce70fSSoby Mathew /* Local power state for power domains in Run state. */
441083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN	U(0)
4538dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
461083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET	U(1)
4738dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
4838dce70fSSoby Mathew    domains */
491083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF	U(2)
5038dce70fSSoby Mathew 
51b4315306SDan Handley /* Memory location options for TSP */
52b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
53b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
54b4315306SDan Handley #define ARM_DRAM_ID			2
55b4315306SDan Handley 
56b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */
57af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE		UL(0x04000000)
58b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
59af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE		UL(0x00001000)	/* 4 KB */
60b4315306SDan Handley 
61b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
62b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
63b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
64b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
65b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
66b4315306SDan Handley 
67b4315306SDan Handley /*
68b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
69b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
70b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
71b4315306SDan Handley  */
72af6491f8SAntonio Nino Diaz #define ARM_TZC_DRAM1_SIZE		UL(0x01000000)
73b4315306SDan Handley 
74b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
75b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
76b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
77b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
78b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
79b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE - 1)
80b4315306SDan Handley 
81a22dffc6SSoby Mathew /*
82a22dffc6SSoby Mathew  * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime
83a22dffc6SSoby Mathew  * firmware. This region is meant to be NOLOAD and will not be zero
84a22dffc6SSoby Mathew  * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
85a22dffc6SSoby Mathew  * placed here.
86a22dffc6SSoby Mathew  */
87a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_BASE		(ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE)
88af6491f8SAntonio Nino Diaz #define ARM_EL3_TZC_DRAM1_SIZE		UL(0x00200000) /* 2 MB */
89a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END		(ARM_EL3_TZC_DRAM1_BASE +	\
90a22dffc6SSoby Mathew 					ARM_EL3_TZC_DRAM1_SIZE - 1)
91a22dffc6SSoby Mathew 
92b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
93b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
94b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
95b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
96a22dffc6SSoby Mathew 					 (ARM_SCP_TZC_DRAM1_SIZE +	\
97a22dffc6SSoby Mathew 					 ARM_EL3_TZC_DRAM1_SIZE))
98b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
99b4315306SDan Handley 					 ARM_AP_TZC_DRAM1_SIZE - 1)
100b4315306SDan Handley 
101e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */
102e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG
103e60f2af9SSoby Mathew /*
104e60f2af9SSoby Mathew  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
105e60f2af9SSoby Mathew  * This is required by CryptoCell to authenticate BL33 which is loaded
106e60f2af9SSoby Mathew  * into the Non Secure DDR.
107e60f2af9SSoby Mathew  */
108e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
109e60f2af9SSoby Mathew #else
110e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
111e60f2af9SSoby Mathew #endif
112e60f2af9SSoby Mathew 
11354661cd2SSummer Qin #ifdef SPD_opteed
11454661cd2SSummer Qin /*
11504f72baeSJens Wiklander  * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
11604f72baeSJens Wiklander  * load/authenticate the trusted os extra image. The first 512KB of
11704f72baeSJens Wiklander  * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
11804f72baeSJens Wiklander  * for OPTEE is paged image which only include the paging part using
11904f72baeSJens Wiklander  * virtual memory but without "init" data. OPTEE will copy the "init" data
12004f72baeSJens Wiklander  * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
12104f72baeSJens Wiklander  * extra image behind the "init" data.
12254661cd2SSummer Qin  */
12304f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(ARM_AP_TZC_DRAM1_BASE + \
12404f72baeSJens Wiklander 					 ARM_AP_TZC_DRAM1_SIZE - \
12504f72baeSJens Wiklander 					 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
126af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	UL(0x400000)
12754661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(		\
12854661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
12954661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
13054661cd2SSummer Qin 					MT_MEMORY | MT_RW | MT_SECURE)
131b3ba6fdaSSoby Mathew 
132b3ba6fdaSSoby Mathew /*
133b3ba6fdaSSoby Mathew  * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
134b3ba6fdaSSoby Mathew  * support is enabled).
135b3ba6fdaSSoby Mathew  */
136b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM		MAP_REGION_FLAT(		\
137b3ba6fdaSSoby Mathew 						BL32_BASE,		\
138b3ba6fdaSSoby Mathew 						BL32_LIMIT - BL32_BASE,	\
139b3ba6fdaSSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
14054661cd2SSummer Qin #endif /* SPD_opteed */
141b4315306SDan Handley 
142b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
143b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
144b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
145b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
146b4315306SDan Handley 					 ARM_NS_DRAM1_SIZE - 1)
147b4315306SDan Handley 
1483d449de0SSandrine Bailleux #define ARM_DRAM1_BASE			ULL(0x80000000)
1493d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE			ULL(0x80000000)
150b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
151b4315306SDan Handley 					 ARM_DRAM1_SIZE - 1)
152b4315306SDan Handley 
153af6491f8SAntonio Nino Diaz #define ARM_DRAM2_BASE			UL(0x880000000)
154b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
155b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
156b4315306SDan Handley 					 ARM_DRAM2_SIZE - 1)
157b4315306SDan Handley 
158b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
159b4315306SDan Handley 
160b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
161b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
162b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
163b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
164b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
165b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
166b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
167b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
168b4315306SDan Handley 
16927573c59SAchin Gupta /*
170b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
171b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the lists will be merged and treated
172b2c363b1SJeenu Viswambharan  * as Group 0 interrupts.
173b2c363b1SJeenu Viswambharan  */
174b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \
175fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
176b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
177fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
178b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
179fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
180b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
181fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
182b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
183fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
184b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
185fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
186b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
187fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
188b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
189b2c363b1SJeenu Viswambharan 
190b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \
191fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
192b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
193fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
194b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
195b2c363b1SJeenu Viswambharan 
196b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
197b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
198b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
19974eb26e4SJuan Castillo 						MT_DEVICE | MT_RW | MT_SECURE)
200b4315306SDan Handley 
201b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
202b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
203b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
204b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
205b4315306SDan Handley 
206b09ba056SRoberto Vargas #define ARM_MAP_DRAM2			MAP_REGION_FLAT(		\
207b09ba056SRoberto Vargas 						ARM_DRAM2_BASE,		\
208b09ba056SRoberto Vargas 						ARM_DRAM2_SIZE,		\
209b09ba056SRoberto Vargas 						MT_MEMORY | MT_RW | MT_NS)
210b09ba056SRoberto Vargas 
211b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
212b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
213b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
214b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
215b4315306SDan Handley 
2164518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2174518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM		MAP_REGION_FLAT(		\
2184518dd9aSDavid Wang 						BL31_BASE,		\
2194518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE,	\
2204518dd9aSDavid Wang 						MT_MEMORY | MT_RW | MT_SECURE)
2214518dd9aSDavid Wang #endif
222b4315306SDan Handley 
223a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM		MAP_REGION_FLAT(			\
224a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_BASE,	\
225a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_SIZE,	\
226a22dffc6SSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
227a22dffc6SSoby Mathew 
2282ecaafd2SDaniel Boulby /*
229ba597da7SJohn Tsichritzis  * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
230ba597da7SJohn Tsichritzis  * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
231ba597da7SJohn Tsichritzis  * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
232ba597da7SJohn Tsichritzis  * to be able to access the heap.
233ba597da7SJohn Tsichritzis  */
234ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW		MAP_REGION_FLAT(	\
235ba597da7SJohn Tsichritzis 					BL1_RW_BASE,	\
236ba597da7SJohn Tsichritzis 					BL1_RW_LIMIT - BL1_RW_BASE, \
237ba597da7SJohn Tsichritzis 					MT_MEMORY | MT_RW | MT_SECURE)
238ba597da7SJohn Tsichritzis 
239ba597da7SJohn Tsichritzis /*
2402ecaafd2SDaniel Boulby  * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
2412ecaafd2SDaniel Boulby  * otherwise one region is defined containing both.
2422ecaafd2SDaniel Boulby  */
243d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA
2442ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
245d323af9eSDaniel Boulby 						BL_CODE_BASE,			\
246d323af9eSDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
2472ecaafd2SDaniel Boulby 						MT_CODE | MT_SECURE),		\
2482ecaafd2SDaniel Boulby 					MAP_REGION_FLAT(			\
249d323af9eSDaniel Boulby 						BL_RO_DATA_BASE,		\
250d323af9eSDaniel Boulby 						BL_RO_DATA_END			\
251d323af9eSDaniel Boulby 							- BL_RO_DATA_BASE,	\
252d323af9eSDaniel Boulby 						MT_RO_DATA | MT_SECURE)
2532ecaafd2SDaniel Boulby #else
2542ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
2552ecaafd2SDaniel Boulby 						BL_CODE_BASE,			\
2562ecaafd2SDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
2572ecaafd2SDaniel Boulby 						MT_CODE | MT_SECURE)
258d323af9eSDaniel Boulby #endif
259d323af9eSDaniel Boulby #if USE_COHERENT_MEM
260d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM		MAP_REGION_FLAT(			\
261d323af9eSDaniel Boulby 						BL_COHERENT_RAM_BASE,		\
262d323af9eSDaniel Boulby 						BL_COHERENT_RAM_END		\
263d323af9eSDaniel Boulby 							- BL_COHERENT_RAM_BASE, \
264d323af9eSDaniel Boulby 						MT_DEVICE | MT_RW | MT_SECURE)
265d323af9eSDaniel Boulby #endif
2661eb735d7SRoberto Vargas #if USE_ROMLIB
2671eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE		MAP_REGION_FLAT(			\
2681eb735d7SRoberto Vargas 						ROMLIB_RO_BASE,			\
2691eb735d7SRoberto Vargas 						ROMLIB_RO_LIMIT	- ROMLIB_RO_BASE,\
2701eb735d7SRoberto Vargas 						MT_CODE | MT_SECURE)
2711eb735d7SRoberto Vargas 
2721eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA		MAP_REGION_FLAT(			\
2731eb735d7SRoberto Vargas 						ROMLIB_RW_BASE,			\
2741eb735d7SRoberto Vargas 						ROMLIB_RW_END	- ROMLIB_RW_BASE,\
2751eb735d7SRoberto Vargas 						MT_MEMORY | MT_RW | MT_SECURE)
2761eb735d7SRoberto Vargas #endif
277d323af9eSDaniel Boulby 
278b4315306SDan Handley /*
2790f58d4f2SAntonio Nino Diaz  * Map mem_protect flash region with read and write permissions
2800f58d4f2SAntonio Nino Diaz  */
2810f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT		MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR,	\
2820f58d4f2SAntonio Nino Diaz 						V2M_FLASH_BLOCK_SIZE,		\
2830f58d4f2SAntonio Nino Diaz 						MT_DEVICE | MT_RW | MT_SECURE)
2840f58d4f2SAntonio Nino Diaz 
2850f58d4f2SAntonio Nino Diaz /*
2862ecaafd2SDaniel Boulby  * The max number of regions like RO(code), coherent and data required by
287b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
288b4315306SDan Handley  */
289cb4adb0dSDaniel Boulby #define ARM_BL_REGIONS			5
290b4315306SDan Handley 
291b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
292b4315306SDan Handley 					 ARM_BL_REGIONS)
293b4315306SDan Handley 
294b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
295af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE		UL(0x2a430000)
296af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE		UL(0x2a800000)
297af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE		UL(0x2a810000)
298af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S		UL(0x2a820000)
299af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS		UL(0x2a830000)
300b4315306SDan Handley 
301b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
302b4315306SDan Handley 
3037b4c1405SJuan Castillo /* Trusted Watchdog constants */
304af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE		UL(0x2a490000)
3057b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
3067b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
3077b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
3087b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
3097b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
3107b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
3117b4c1405SJuan Castillo 
312b4315306SDan Handley /******************************************************************************
313b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
314b4315306SDan Handley  *****************************************************************************/
315b4315306SDan Handley 
316b09ba056SRoberto Vargas /*
317b09ba056SRoberto Vargas  * We need to access DRAM2 from BL2 for PSCI_MEM_PROTECT for
318b09ba056SRoberto Vargas  * AArch64 builds
319b09ba056SRoberto Vargas  */
320b09ba056SRoberto Vargas #ifdef AARCH64
3215724481fSDavid Cunado #define PLAT_PHY_ADDR_SPACE_SIZE			(1ULL << 36)
3225724481fSDavid Cunado #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ULL << 36)
323b09ba056SRoberto Vargas #else
3245724481fSDavid Cunado #define PLAT_PHY_ADDR_SPACE_SIZE			(1ULL << 32)
3255724481fSDavid Cunado #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ULL << 32)
326b09ba056SRoberto Vargas #endif
327b09ba056SRoberto Vargas 
328b4315306SDan Handley 
32938dce70fSSoby Mathew /*
33038dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
33138dce70fSSoby Mathew  * id will represent an invalid or a power down state.
33238dce70fSSoby Mathew  */
33338dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
33438dce70fSSoby Mathew 
33538dce70fSSoby Mathew /*
33638dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
33738dce70fSSoby Mathew  * higher than this is invalid.
33838dce70fSSoby Mathew  */
33938dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
34038dce70fSSoby Mathew 
341b4315306SDan Handley /*
342b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
343b4315306SDan Handley  * This is known only to the platform as it might have a combination of
344b4315306SDan Handley  * integrated and external caches.
345b4315306SDan Handley  */
346af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE		(U(1) << ARM_CACHE_WRITEBACK_SHIFT)
347b4315306SDan Handley 
348c228956aSSoby Mathew /*
349c228956aSSoby Mathew  * To enable TB_FW_CONFIG to be loaded by BL1, define the corresponding base
350c228956aSSoby Mathew  * and limit. Leave enough space of BL2 meminfo.
351c228956aSSoby Mathew  */
352f21c6321SAntonio Nino Diaz #define ARM_TB_FW_CONFIG_BASE		(ARM_BL_RAM_BASE + sizeof(meminfo_t))
353f21c6321SAntonio Nino Diaz #define ARM_TB_FW_CONFIG_LIMIT		(ARM_BL_RAM_BASE + PAGE_SIZE)
354b4315306SDan Handley 
355b4315306SDan Handley /*******************************************************************************
356b4315306SDan Handley  * BL1 specific defines.
357b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
358b4315306SDan Handley  * addresses.
359b4315306SDan Handley  ******************************************************************************/
360b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
361b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
3621eb735d7SRoberto Vargas 					 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
3631eb735d7SRoberto Vargas 					    PLAT_ARM_MAX_ROMLIB_RO_SIZE))
364b4315306SDan Handley /*
365ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
366b4315306SDan Handley  */
367b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
368b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
3691eb735d7SRoberto Vargas 						(PLAT_ARM_MAX_BL1_RW_SIZE +\
3701eb735d7SRoberto Vargas 						 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
3711eb735d7SRoberto Vargas #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + 		\
3721eb735d7SRoberto Vargas 					    (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
3731eb735d7SRoberto Vargas 
3741eb735d7SRoberto Vargas #define ROMLIB_RO_BASE			BL1_RO_LIMIT
3751eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
3761eb735d7SRoberto Vargas 
3771eb735d7SRoberto Vargas #define ROMLIB_RW_BASE			(BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
3781eb735d7SRoberto Vargas #define ROMLIB_RW_END			(ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
379b4315306SDan Handley 
380b4315306SDan Handley /*******************************************************************************
381b4315306SDan Handley  * BL2 specific defines.
382b4315306SDan Handley  ******************************************************************************/
383c099cd39SSoby Mathew #if BL2_AT_EL3
38442be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */
385c099cd39SSoby Mathew #define BL2_BASE			(ARM_TRUSTED_SRAM_BASE + \
38642be6fc5SDimitris Papastamos 						(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000)
387c099cd39SSoby Mathew #define BL2_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
388c099cd39SSoby Mathew 
389c099cd39SSoby Mathew #else
3904518dd9aSDavid Wang /*
3914518dd9aSDavid Wang  * Put BL2 just below BL1.
3924518dd9aSDavid Wang  */
3934518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
3944518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
3954518dd9aSDavid Wang #endif
396b4315306SDan Handley 
397b4315306SDan Handley /*******************************************************************************
398d178637dSJuan Castillo  * BL31 specific defines.
399b4315306SDan Handley  ******************************************************************************/
4004518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
4014518dd9aSDavid Wang /*
4024518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
4034518dd9aSDavid Wang  */
4044518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
4054518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
4064518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
407fd5763eaSQixiang Xu #elif (RESET_TO_BL31)
40855cf015cSSoby Mathew /* Ensure Position Independent support (PIE) is enabled for this config.*/
40955cf015cSSoby Mathew # if !ENABLE_PIE
41055cf015cSSoby Mathew #  error "BL31 must be a PIE if RESET_TO_BL31=1."
41155cf015cSSoby Mathew # endif
412fd5763eaSQixiang Xu /*
41355cf015cSSoby Mathew  * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
41455cf015cSSoby Mathew  * used for building BL31 when RESET_TO_BL31=1.
415fd5763eaSQixiang Xu  */
41655cf015cSSoby Mathew #define BL31_BASE			0x0
41755cf015cSSoby Mathew #define BL31_LIMIT			PLAT_ARM_MAX_BL31_SIZE
4184518dd9aSDavid Wang #else
419c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/
420c099cd39SSoby Mathew #define BL31_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
421c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL31_SIZE)
422c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT		BL2_BASE
42342be6fc5SDimitris Papastamos /*
42442be6fc5SDimitris Papastamos  * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
42542be6fc5SDimitris Papastamos  * because in the BL2_AT_EL3 configuration, BL2 is always resident.
42642be6fc5SDimitris Papastamos  */
42742be6fc5SDimitris Papastamos #if BL2_AT_EL3
42842be6fc5SDimitris Papastamos #define BL31_LIMIT			BL2_BASE
42942be6fc5SDimitris Papastamos #else
430b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4314518dd9aSDavid Wang #endif
43242be6fc5SDimitris Papastamos #endif
433b4315306SDan Handley 
4345744e874SSoby Mathew #if defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME
435b4315306SDan Handley /*******************************************************************************
4365744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch32 mode
4375744e874SSoby Mathew  ******************************************************************************/
4385744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
439c099cd39SSoby Mathew /*
440c099cd39SSoby Mathew  * SP_MIN is the only BL image in SRAM. Allocate the whole of SRAM (excluding
441c099cd39SSoby Mathew  * the page reserved for fw_configs) to BL32
442c099cd39SSoby Mathew  */
443c099cd39SSoby Mathew #  define BL32_BASE			ARM_TB_FW_CONFIG_LIMIT
4445744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4455744e874SSoby Mathew # else
446c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/
447c099cd39SSoby Mathew #  define BL32_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
448c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL32_SIZE)
449c099cd39SSoby Mathew #  define BL32_PROGBITS_LIMIT		BL2_BASE
4505744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4515744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
4525744e874SSoby Mathew 
4535744e874SSoby Mathew #else
4545744e874SSoby Mathew /*******************************************************************************
4555744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch64 mode
456b4315306SDan Handley  ******************************************************************************/
457b4315306SDan Handley /*
458b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
459b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
460b4315306SDan Handley  * controller.
461b4315306SDan Handley  */
462e29efeb1SAntonio Nino Diaz # if ENABLE_SPM
463e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
464e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
465e29efeb1SAntonio Nino Diaz #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
466e29efeb1SAntonio Nino Diaz #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
467e29efeb1SAntonio Nino Diaz 						ARM_AP_TZC_DRAM1_SIZE)
468e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM
4694518dd9aSDavid Wang #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
4704518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4714518dd9aSDavid Wang #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
4724518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4734518dd9aSDavid Wang #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
4744518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4754518dd9aSDavid Wang #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
4764518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
4774518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
478b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
479b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
480c099cd39SSoby Mathew #  define TSP_PROGBITS_LIMIT		BL31_BASE
481c099cd39SSoby Mathew #  define BL32_BASE			ARM_TB_FW_CONFIG_LIMIT
482b4315306SDan Handley #  define BL32_LIMIT			BL31_BASE
483b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
484b4315306SDan Handley #  define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
485b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
486b4315306SDan Handley #  define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
487b4315306SDan Handley #  define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
488f21c6321SAntonio Nino Diaz 						+ (UL(1) << 21))
489b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
490b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
491b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
492b4315306SDan Handley #  define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
493b4315306SDan Handley #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
494b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
495b4315306SDan Handley # else
496b4315306SDan Handley #  error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
497b4315306SDan Handley # endif
4985744e874SSoby Mathew #endif /* AARCH32 || JUNO_AARCH32_EL3_RUNTIME */
499b4315306SDan Handley 
500e29efeb1SAntonio Nino Diaz /*
501e29efeb1SAntonio Nino Diaz  * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
502e29efeb1SAntonio Nino Diaz  * SPD and no SPM, as they are the only ones that can be used as BL32.
503e29efeb1SAntonio Nino Diaz  */
5045744e874SSoby Mathew #if !(defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME)
505e29efeb1SAntonio Nino Diaz # if defined(SPD_none) && !ENABLE_SPM
50681d139d5SAntonio Nino Diaz #  undef BL32_BASE
5075744e874SSoby Mathew # endif /* defined(SPD_none) && !ENABLE_SPM */
5085744e874SSoby Mathew #endif /* !(defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME) */
50981d139d5SAntonio Nino Diaz 
510436223deSYatharth Kochar /*******************************************************************************
511436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
512436223deSYatharth Kochar  ******************************************************************************/
513436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
5145744e874SSoby Mathew #define BL2U_LIMIT			BL2_LIMIT
5155744e874SSoby Mathew 
516436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
517f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + UL(0x03EB8000))
518436223deSYatharth Kochar 
519b4315306SDan Handley /*
520b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
521b4315306SDan Handley  */
522b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
523b4315306SDan Handley 
524b4315306SDan Handley 
525e25e6f41SVikram Kanigiri /*
526e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
527e25e6f41SVikram Kanigiri  */
528e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
529e25e6f41SVikram Kanigiri 
5300bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */
5310b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI			0x10
5320bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI		0x60
5330bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI		0x70
5340bef0edfSJeenu Viswambharan 
5350bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */
5360bef0edfSJeenu Viswambharan #define ARM_PRI_BITS			3
537e25e6f41SVikram Kanigiri 
5380baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */
5390baec2abSJeenu Viswambharan #define ARM_SDEI_SGI			ARM_IRQ_SEC_SGI_0
5400baec2abSJeenu Viswambharan 
5410baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */
5420baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0		1000
5430baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1		1001
5440baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2		1002
5450baec2abSJeenu Viswambharan 
5460baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */
5470baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0		2000
5480baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1		2001
5490baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2		2002
5500baec2abSJeenu Viswambharan 
5517bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \
5527bdf0c1fSJeenu Viswambharan 	SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
5537bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5547bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5557bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
5567bdf0c1fSJeenu Viswambharan 
5577bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \
5587bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5597bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5607bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
5617bdf0c1fSJeenu Viswambharan 
5621083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */
563