1b4315306SDan Handley /* 29edac047SDavid Cunado * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley #ifndef __ARM_DEF_H__ 7b4315306SDan Handley #define __ARM_DEF_H__ 8b4315306SDan Handley 938dce70fSSoby Mathew #include <arch.h> 10b4315306SDan Handley #include <common_def.h> 11b4315306SDan Handley #include <platform_def.h> 12dff93c86SJuan Castillo #include <tbbr_img_def.h> 1353d9c9c8SScott Branden #include <utils_def.h> 14bf75a371SAntonio Nino Diaz #include <xlat_tables_defs.h> 15b4315306SDan Handley 16b4315306SDan Handley 17b4315306SDan Handley /****************************************************************************** 18b4315306SDan Handley * Definitions common to all ARM standard platforms 19b4315306SDan Handley *****************************************************************************/ 20b4315306SDan Handley 21d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */ 22b4315306SDan Handley #define ARM_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL 23b4315306SDan Handley 245f3a6030SSoby Mathew #define ARM_SYSTEM_COUNT 1 25b4315306SDan Handley 26b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT 6 27b4315306SDan Handley 2838dce70fSSoby Mathew /* 2938dce70fSSoby Mathew * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The 3038dce70fSSoby Mathew * power levels have a 1:1 mapping with the MPIDR affinity levels. 3138dce70fSSoby Mathew */ 3238dce70fSSoby Mathew #define ARM_PWR_LVL0 MPIDR_AFFLVL0 3338dce70fSSoby Mathew #define ARM_PWR_LVL1 MPIDR_AFFLVL1 345f3a6030SSoby Mathew #define ARM_PWR_LVL2 MPIDR_AFFLVL2 3538dce70fSSoby Mathew 3638dce70fSSoby Mathew /* 3738dce70fSSoby Mathew * Macros for local power states in ARM platforms encoded by State-ID field 3838dce70fSSoby Mathew * within the power-state parameter. 3938dce70fSSoby Mathew */ 4038dce70fSSoby Mathew /* Local power state for power domains in Run state. */ 4138dce70fSSoby Mathew #define ARM_LOCAL_STATE_RUN 0 4238dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */ 4338dce70fSSoby Mathew #define ARM_LOCAL_STATE_RET 1 4438dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power 4538dce70fSSoby Mathew domains */ 4638dce70fSSoby Mathew #define ARM_LOCAL_STATE_OFF 2 4738dce70fSSoby Mathew 48b4315306SDan Handley /* Memory location options for TSP */ 49b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID 0 50b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID 1 51b4315306SDan Handley #define ARM_DRAM_ID 2 52b4315306SDan Handley 53b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */ 54b4315306SDan Handley #define ARM_TRUSTED_SRAM_BASE 0x04000000 55b4315306SDan Handley #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE 56b4315306SDan Handley #define ARM_SHARED_RAM_SIZE 0x00001000 /* 4 KB */ 57b4315306SDan Handley 58b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */ 59b4315306SDan Handley #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ 60b4315306SDan Handley ARM_SHARED_RAM_SIZE) 61b4315306SDan Handley #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 62b4315306SDan Handley ARM_SHARED_RAM_SIZE) 63b4315306SDan Handley 64b4315306SDan Handley /* 65b4315306SDan Handley * The top 16MB of DRAM1 is configured as secure access only using the TZC 66b4315306SDan Handley * - SCP TZC DRAM: If present, DRAM reserved for SCP use 67b4315306SDan Handley * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use 68b4315306SDan Handley */ 699edac047SDavid Cunado #define ARM_TZC_DRAM1_SIZE ULL(0x01000000) 70b4315306SDan Handley 71b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 72b4315306SDan Handley ARM_DRAM1_SIZE - \ 73b4315306SDan Handley ARM_SCP_TZC_DRAM1_SIZE) 74b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE 75b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ 76b4315306SDan Handley ARM_SCP_TZC_DRAM1_SIZE - 1) 77b4315306SDan Handley 78b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 79b4315306SDan Handley ARM_DRAM1_SIZE - \ 80b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 81b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ 82b4315306SDan Handley ARM_SCP_TZC_DRAM1_SIZE) 83b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ 84b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE - 1) 85b4315306SDan Handley 86e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */ 87e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG 88e60f2af9SSoby Mathew /* 89e60f2af9SSoby Mathew * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell. 90e60f2af9SSoby Mathew * This is required by CryptoCell to authenticate BL33 which is loaded 91e60f2af9SSoby Mathew * into the Non Secure DDR. 92e60f2af9SSoby Mathew */ 93e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD 94e60f2af9SSoby Mathew #else 95e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE 96e60f2af9SSoby Mathew #endif 97e60f2af9SSoby Mathew 9854661cd2SSummer Qin #ifdef SPD_opteed 9954661cd2SSummer Qin /* 100*04f72baeSJens Wiklander * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to 101*04f72baeSJens Wiklander * load/authenticate the trusted os extra image. The first 512KB of 102*04f72baeSJens Wiklander * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading 103*04f72baeSJens Wiklander * for OPTEE is paged image which only include the paging part using 104*04f72baeSJens Wiklander * virtual memory but without "init" data. OPTEE will copy the "init" data 105*04f72baeSJens Wiklander * (from pager image) to the first 512KB of TZC_DRAM, and then copy the 106*04f72baeSJens Wiklander * extra image behind the "init" data. 10754661cd2SSummer Qin */ 108*04f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ 109*04f72baeSJens Wiklander ARM_AP_TZC_DRAM1_SIZE - \ 110*04f72baeSJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_SIZE) 111*04f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_SIZE 0x400000 11254661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ 11354661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_BASE, \ 11454661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ 11554661cd2SSummer Qin MT_MEMORY | MT_RW | MT_SECURE) 11654661cd2SSummer Qin #endif /* SPD_opteed */ 117b4315306SDan Handley 118b4315306SDan Handley #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE 119b4315306SDan Handley #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ 120b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 121b4315306SDan Handley #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ 122b4315306SDan Handley ARM_NS_DRAM1_SIZE - 1) 123b4315306SDan Handley 1249edac047SDavid Cunado #define ARM_DRAM1_BASE ULL(0x80000000) 1259edac047SDavid Cunado #define ARM_DRAM1_SIZE ULL(0x80000000) 126b4315306SDan Handley #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ 127b4315306SDan Handley ARM_DRAM1_SIZE - 1) 128b4315306SDan Handley 1299edac047SDavid Cunado #define ARM_DRAM2_BASE ULL(0x880000000) 130b4315306SDan Handley #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE 131b4315306SDan Handley #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ 132b4315306SDan Handley ARM_DRAM2_SIZE - 1) 133b4315306SDan Handley 134b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER 29 135b4315306SDan Handley 136b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0 8 137b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1 9 138b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2 10 139b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3 11 140b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4 12 141b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5 13 142b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6 14 143b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7 15 144b4315306SDan Handley 14527573c59SAchin Gupta /* 14627573c59SAchin Gupta * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 14727573c59SAchin Gupta * terminology. On a GICv2 system or mode, the lists will be merged and treated 14827573c59SAchin Gupta * as Group 0 interrupts. 14927573c59SAchin Gupta */ 15027573c59SAchin Gupta #define ARM_G1S_IRQS ARM_IRQ_SEC_PHY_TIMER, \ 15127573c59SAchin Gupta ARM_IRQ_SEC_SGI_1, \ 15227573c59SAchin Gupta ARM_IRQ_SEC_SGI_2, \ 15327573c59SAchin Gupta ARM_IRQ_SEC_SGI_3, \ 15427573c59SAchin Gupta ARM_IRQ_SEC_SGI_4, \ 15527573c59SAchin Gupta ARM_IRQ_SEC_SGI_5, \ 15627573c59SAchin Gupta ARM_IRQ_SEC_SGI_7 15727573c59SAchin Gupta 15827573c59SAchin Gupta #define ARM_G0_IRQS ARM_IRQ_SEC_SGI_0, \ 15927573c59SAchin Gupta ARM_IRQ_SEC_SGI_6 16027573c59SAchin Gupta 161b4315306SDan Handley #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ 162b4315306SDan Handley ARM_SHARED_RAM_BASE, \ 163b4315306SDan Handley ARM_SHARED_RAM_SIZE, \ 16474eb26e4SJuan Castillo MT_DEVICE | MT_RW | MT_SECURE) 165b4315306SDan Handley 166b4315306SDan Handley #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ 167b4315306SDan Handley ARM_NS_DRAM1_BASE, \ 168b4315306SDan Handley ARM_NS_DRAM1_SIZE, \ 169b4315306SDan Handley MT_MEMORY | MT_RW | MT_NS) 170b4315306SDan Handley 171b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ 172b4315306SDan Handley TSP_SEC_MEM_BASE, \ 173b4315306SDan Handley TSP_SEC_MEM_SIZE, \ 174b4315306SDan Handley MT_MEMORY | MT_RW | MT_SECURE) 175b4315306SDan Handley 1764518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 1774518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ 1784518dd9aSDavid Wang BL31_BASE, \ 1794518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE, \ 1804518dd9aSDavid Wang MT_MEMORY | MT_RW | MT_SECURE) 1814518dd9aSDavid Wang #endif 182b4315306SDan Handley 183b4315306SDan Handley /* 184b4315306SDan Handley * The number of regions like RO(code), coherent and data required by 185b4315306SDan Handley * different BL stages which need to be mapped in the MMU. 186b4315306SDan Handley */ 187b4315306SDan Handley #if USE_COHERENT_MEM 188b4315306SDan Handley #define ARM_BL_REGIONS 3 189b4315306SDan Handley #else 190b4315306SDan Handley #define ARM_BL_REGIONS 2 191b4315306SDan Handley #endif 192b4315306SDan Handley 193b4315306SDan Handley #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ 194b4315306SDan Handley ARM_BL_REGIONS) 195b4315306SDan Handley 196b4315306SDan Handley /* Memory mapped Generic timer interfaces */ 197b4315306SDan Handley #define ARM_SYS_CNTCTL_BASE 0x2a430000 198b4315306SDan Handley #define ARM_SYS_CNTREAD_BASE 0x2a800000 199b4315306SDan Handley #define ARM_SYS_TIMCTL_BASE 0x2a810000 200b4315306SDan Handley 201b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE 115200 202b4315306SDan Handley 2037b4c1405SJuan Castillo /* Trusted Watchdog constants */ 2047b4c1405SJuan Castillo #define ARM_SP805_TWDG_BASE 0x2a490000 2057b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ 32768 2067b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 2077b4c1405SJuan Castillo * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ 2087b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC 128 2097b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ 2107b4c1405SJuan Castillo ARM_TWDG_TIMEOUT_SEC) 2117b4c1405SJuan Castillo 212b4315306SDan Handley /****************************************************************************** 213b4315306SDan Handley * Required platform porting definitions common to all ARM standard platforms 214b4315306SDan Handley *****************************************************************************/ 215b4315306SDan Handley 216e60e74bdSAntonio Nino Diaz #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32) 217e60e74bdSAntonio Nino Diaz #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32) 218b4315306SDan Handley 21938dce70fSSoby Mathew /* 22038dce70fSSoby Mathew * This macro defines the deepest retention state possible. A higher state 22138dce70fSSoby Mathew * id will represent an invalid or a power down state. 22238dce70fSSoby Mathew */ 22338dce70fSSoby Mathew #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET 22438dce70fSSoby Mathew 22538dce70fSSoby Mathew /* 22638dce70fSSoby Mathew * This macro defines the deepest power down states possible. Any state ID 22738dce70fSSoby Mathew * higher than this is invalid. 22838dce70fSSoby Mathew */ 22938dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF 23038dce70fSSoby Mathew 231b4315306SDan Handley /* 232b4315306SDan Handley * Some data must be aligned on the biggest cache line size in the platform. 233b4315306SDan Handley * This is known only to the platform as it might have a combination of 234b4315306SDan Handley * integrated and external caches. 235b4315306SDan Handley */ 236b4315306SDan Handley #define CACHE_WRITEBACK_GRANULE (1 << ARM_CACHE_WRITEBACK_SHIFT) 237b4315306SDan Handley 238b4315306SDan Handley 239b4315306SDan Handley /******************************************************************************* 240b4315306SDan Handley * BL1 specific defines. 241b4315306SDan Handley * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of 242b4315306SDan Handley * addresses. 243b4315306SDan Handley ******************************************************************************/ 244b4315306SDan Handley #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE 245b4315306SDan Handley #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ 246b4315306SDan Handley + PLAT_ARM_TRUSTED_ROM_SIZE) 247b4315306SDan Handley /* 248ecf70f7bSVikram Kanigiri * Put BL1 RW at the top of the Trusted SRAM. 249b4315306SDan Handley */ 250b4315306SDan Handley #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ 251b4315306SDan Handley ARM_BL_RAM_SIZE - \ 252ecf70f7bSVikram Kanigiri PLAT_ARM_MAX_BL1_RW_SIZE) 253b4315306SDan Handley #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 254b4315306SDan Handley 255b4315306SDan Handley /******************************************************************************* 256b4315306SDan Handley * BL2 specific defines. 257b4315306SDan Handley ******************************************************************************/ 258a4409008Sdp-arm #if ARM_BL31_IN_DRAM || defined(AARCH32) 2594518dd9aSDavid Wang /* 260a4409008Sdp-arm * For AArch32 BL31 is not applicable. 261a4409008Sdp-arm * For AArch64 BL31 is loaded in the DRAM. 2624518dd9aSDavid Wang * Put BL2 just below BL1. 2634518dd9aSDavid Wang */ 2644518dd9aSDavid Wang #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) 2654518dd9aSDavid Wang #define BL2_LIMIT BL1_RW_BASE 2664518dd9aSDavid Wang #else 267b4315306SDan Handley /* 268ecf70f7bSVikram Kanigiri * Put BL2 just below BL31. 269b4315306SDan Handley */ 270ecf70f7bSVikram Kanigiri #define BL2_BASE (BL31_BASE - PLAT_ARM_MAX_BL2_SIZE) 271b4315306SDan Handley #define BL2_LIMIT BL31_BASE 2724518dd9aSDavid Wang #endif 273b4315306SDan Handley 274b4315306SDan Handley /******************************************************************************* 275d178637dSJuan Castillo * BL31 specific defines. 276b4315306SDan Handley ******************************************************************************/ 2774518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 2784518dd9aSDavid Wang /* 2794518dd9aSDavid Wang * Put BL31 at the bottom of TZC secured DRAM 2804518dd9aSDavid Wang */ 2814518dd9aSDavid Wang #define BL31_BASE ARM_AP_TZC_DRAM1_BASE 2824518dd9aSDavid Wang #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 2834518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 2844518dd9aSDavid Wang #else 285b4315306SDan Handley /* 286ecf70f7bSVikram Kanigiri * Put BL31 at the top of the Trusted SRAM. 287b4315306SDan Handley */ 288b4315306SDan Handley #define BL31_BASE (ARM_BL_RAM_BASE + \ 289b4315306SDan Handley ARM_BL_RAM_SIZE - \ 290ecf70f7bSVikram Kanigiri PLAT_ARM_MAX_BL31_SIZE) 291b4315306SDan Handley #define BL31_PROGBITS_LIMIT BL1_RW_BASE 292b4315306SDan Handley #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 2934518dd9aSDavid Wang #endif 294b4315306SDan Handley 295b4315306SDan Handley /******************************************************************************* 296d178637dSJuan Castillo * BL32 specific defines. 297b4315306SDan Handley ******************************************************************************/ 298b4315306SDan Handley /* 299b4315306SDan Handley * On ARM standard platforms, the TSP can execute from Trusted SRAM, 300b4315306SDan Handley * Trusted DRAM (if available) or the DRAM region secured by the TrustZone 301b4315306SDan Handley * controller. 302b4315306SDan Handley */ 3034518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 3044518dd9aSDavid Wang # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ 3054518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 3064518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ 3074518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 3084518dd9aSDavid Wang # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ 3094518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 3104518dd9aSDavid Wang # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 3114518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) 3124518dd9aSDavid Wang #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID 313b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE 314b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE 315b4315306SDan Handley # define TSP_PROGBITS_LIMIT BL2_BASE 316b4315306SDan Handley # define BL32_BASE ARM_BL_RAM_BASE 317b4315306SDan Handley # define BL32_LIMIT BL31_BASE 318b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID 319b4315306SDan Handley # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE 320b4315306SDan Handley # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE 321b4315306SDan Handley # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE 322b4315306SDan Handley # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ 323b4315306SDan Handley + (1 << 21)) 324b4315306SDan Handley #elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID 325b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE 326b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE 327b4315306SDan Handley # define BL32_BASE ARM_AP_TZC_DRAM1_BASE 328b4315306SDan Handley # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 329b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE) 330b4315306SDan Handley #else 331b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" 332b4315306SDan Handley #endif 333b4315306SDan Handley 334877cf3ffSSoby Mathew /* BL32 is mandatory in AArch32 */ 335877cf3ffSSoby Mathew #ifndef AARCH32 33681d139d5SAntonio Nino Diaz #ifdef SPD_none 33781d139d5SAntonio Nino Diaz #undef BL32_BASE 33881d139d5SAntonio Nino Diaz #endif /* SPD_none */ 339877cf3ffSSoby Mathew #endif 34081d139d5SAntonio Nino Diaz 341436223deSYatharth Kochar /******************************************************************************* 342436223deSYatharth Kochar * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. 343436223deSYatharth Kochar ******************************************************************************/ 344436223deSYatharth Kochar #define BL2U_BASE BL2_BASE 3451bd61d0aSYatharth Kochar #if ARM_BL31_IN_DRAM || defined(AARCH32) 3461bd61d0aSYatharth Kochar /* 3471bd61d0aSYatharth Kochar * For AArch32 BL31 is not applicable. 3481bd61d0aSYatharth Kochar * For AArch64 BL31 is loaded in the DRAM. 3491bd61d0aSYatharth Kochar * BL2U extends up to BL1. 3501bd61d0aSYatharth Kochar */ 3514518dd9aSDavid Wang #define BL2U_LIMIT BL1_RW_BASE 3524518dd9aSDavid Wang #else 3531bd61d0aSYatharth Kochar /* BL2U extends up to BL31. */ 354436223deSYatharth Kochar #define BL2U_LIMIT BL31_BASE 3554518dd9aSDavid Wang #endif 356436223deSYatharth Kochar #define NS_BL2U_BASE ARM_NS_DRAM1_BASE 357843ddee4SYatharth Kochar #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + 0x03EB8000) 358436223deSYatharth Kochar 359b4315306SDan Handley /* 360b4315306SDan Handley * ID of the secure physical generic timer interrupt used by the TSP. 361b4315306SDan Handley */ 362b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 363b4315306SDan Handley 364b4315306SDan Handley 365e25e6f41SVikram Kanigiri /* 366e25e6f41SVikram Kanigiri * One cache line needed for bakery locks on ARM platforms 367e25e6f41SVikram Kanigiri */ 368e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) 369e25e6f41SVikram Kanigiri 370e25e6f41SVikram Kanigiri 371b4315306SDan Handley #endif /* __ARM_DEF_H__ */ 372