xref: /rk3399_ARM-atf/include/plat/arm/common/arm_def.h (revision 04e06973e1fef87849c498c7f045aa2be8aada1c)
1b4315306SDan Handley /*
20c1f197aSMadhukar Pappireddy  * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H
71083b2b3SAntonio Nino Diaz #define ARM_DEF_H
8b4315306SDan Handley 
909d40e0eSAntonio Nino Diaz #include <arch.h>
1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
1109d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h>
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h>
1553adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h>
1609d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h>
17b4315306SDan Handley 
18b4315306SDan Handley /******************************************************************************
19b4315306SDan Handley  * Definitions common to all ARM standard platforms
20b4315306SDan Handley  *****************************************************************************/
21b4315306SDan Handley 
22a6ffddecSMax Shvetsov /*
23a6ffddecSMax Shvetsov  * Root of trust key hash lengths
24a6ffddecSMax Shvetsov  */
25a6ffddecSMax Shvetsov #define ARM_ROTPK_HEADER_LEN		19
26a6ffddecSMax Shvetsov #define ARM_ROTPK_HASH_LEN		32
27a6ffddecSMax Shvetsov 
28d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */
29f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL		ULL(0x0f1e2d3c4b5a6978)
30b4315306SDan Handley 
315b33ad17SDeepika Bhavnani #define ARM_SYSTEM_COUNT		U(1)
32b4315306SDan Handley 
33b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT	6
34b4315306SDan Handley 
3538dce70fSSoby Mathew /*
3638dce70fSSoby Mathew  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
3738dce70fSSoby Mathew  * power levels have a 1:1 mapping with the MPIDR affinity levels.
3838dce70fSSoby Mathew  */
3938dce70fSSoby Mathew #define ARM_PWR_LVL0		MPIDR_AFFLVL0
4038dce70fSSoby Mathew #define ARM_PWR_LVL1		MPIDR_AFFLVL1
415f3a6030SSoby Mathew #define ARM_PWR_LVL2		MPIDR_AFFLVL2
420e27faf4SChandni Cherukuri #define ARM_PWR_LVL3		MPIDR_AFFLVL3
4338dce70fSSoby Mathew 
4438dce70fSSoby Mathew /*
4538dce70fSSoby Mathew  *  Macros for local power states in ARM platforms encoded by State-ID field
4638dce70fSSoby Mathew  *  within the power-state parameter.
4738dce70fSSoby Mathew  */
4838dce70fSSoby Mathew /* Local power state for power domains in Run state. */
491083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN	U(0)
5038dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */
511083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET	U(1)
5238dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power
5338dce70fSSoby Mathew    domains */
541083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF	U(2)
5538dce70fSSoby Mathew 
56b4315306SDan Handley /* Memory location options for TSP */
57b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID		0
58b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID		1
59b4315306SDan Handley #define ARM_DRAM_ID			2
60b4315306SDan Handley 
61b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */
62af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE		UL(0x04000000)
63b4315306SDan Handley #define ARM_SHARED_RAM_BASE		ARM_TRUSTED_SRAM_BASE
64af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE		UL(0x00001000)	/* 4 KB */
65b4315306SDan Handley 
66b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */
67b4315306SDan Handley #define ARM_BL_RAM_BASE			(ARM_SHARED_RAM_BASE +	\
68b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
69b4315306SDan Handley #define ARM_BL_RAM_SIZE			(PLAT_ARM_TRUSTED_SRAM_SIZE -	\
70b4315306SDan Handley 					 ARM_SHARED_RAM_SIZE)
71b4315306SDan Handley 
72b4315306SDan Handley /*
73b4315306SDan Handley  * The top 16MB of DRAM1 is configured as secure access only using the TZC
74b4315306SDan Handley  *   - SCP TZC DRAM: If present, DRAM reserved for SCP use
75b4315306SDan Handley  *   - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
76b4315306SDan Handley  */
77af6491f8SAntonio Nino Diaz #define ARM_TZC_DRAM1_SIZE		UL(0x01000000)
78b4315306SDan Handley 
79b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
80b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
81b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE)
82b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
83b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
84b4315306SDan Handley 					 ARM_SCP_TZC_DRAM1_SIZE - 1)
85b4315306SDan Handley 
86a22dffc6SSoby Mathew /*
87a22dffc6SSoby Mathew  * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime
88a22dffc6SSoby Mathew  * firmware. This region is meant to be NOLOAD and will not be zero
89a22dffc6SSoby Mathew  * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
90a22dffc6SSoby Mathew  * placed here.
91a22dffc6SSoby Mathew  */
92a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_BASE		(ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE)
93af6491f8SAntonio Nino Diaz #define ARM_EL3_TZC_DRAM1_SIZE		UL(0x00200000) /* 2 MB */
94a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END		(ARM_EL3_TZC_DRAM1_BASE +	\
95a22dffc6SSoby Mathew 					ARM_EL3_TZC_DRAM1_SIZE - 1)
96a22dffc6SSoby Mathew 
97b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE		(ARM_DRAM1_BASE +		\
98b4315306SDan Handley 					 ARM_DRAM1_SIZE -		\
99b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
100b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -		\
101a22dffc6SSoby Mathew 					 (ARM_SCP_TZC_DRAM1_SIZE +	\
102a22dffc6SSoby Mathew 					 ARM_EL3_TZC_DRAM1_SIZE))
103b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
104b4315306SDan Handley 					 ARM_AP_TZC_DRAM1_SIZE - 1)
105b4315306SDan Handley 
106e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */
107e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG
108e60f2af9SSoby Mathew /*
109e60f2af9SSoby Mathew  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
110e60f2af9SSoby Mathew  * This is required by CryptoCell to authenticate BL33 which is loaded
111e60f2af9SSoby Mathew  * into the Non Secure DDR.
112e60f2af9SSoby Mathew  */
113e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
114e60f2af9SSoby Mathew #else
115e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
116e60f2af9SSoby Mathew #endif
117e60f2af9SSoby Mathew 
11854661cd2SSummer Qin #ifdef SPD_opteed
11954661cd2SSummer Qin /*
12004f72baeSJens Wiklander  * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
12104f72baeSJens Wiklander  * load/authenticate the trusted os extra image. The first 512KB of
12204f72baeSJens Wiklander  * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
12304f72baeSJens Wiklander  * for OPTEE is paged image which only include the paging part using
12404f72baeSJens Wiklander  * virtual memory but without "init" data. OPTEE will copy the "init" data
12504f72baeSJens Wiklander  * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
12604f72baeSJens Wiklander  * extra image behind the "init" data.
12754661cd2SSummer Qin  */
12804f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(ARM_AP_TZC_DRAM1_BASE + \
12904f72baeSJens Wiklander 					 ARM_AP_TZC_DRAM1_SIZE - \
13004f72baeSJens Wiklander 					 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
131af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	UL(0x400000)
13254661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(		\
13354661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
13454661cd2SSummer Qin 					ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
13554661cd2SSummer Qin 					MT_MEMORY | MT_RW | MT_SECURE)
136b3ba6fdaSSoby Mathew 
137b3ba6fdaSSoby Mathew /*
138b3ba6fdaSSoby Mathew  * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
139b3ba6fdaSSoby Mathew  * support is enabled).
140b3ba6fdaSSoby Mathew  */
141b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM		MAP_REGION_FLAT(		\
142b3ba6fdaSSoby Mathew 						BL32_BASE,		\
143b3ba6fdaSSoby Mathew 						BL32_LIMIT - BL32_BASE,	\
144b3ba6fdaSSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
14554661cd2SSummer Qin #endif /* SPD_opteed */
146b4315306SDan Handley 
147b4315306SDan Handley #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
148b4315306SDan Handley #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
149b4315306SDan Handley 					 ARM_TZC_DRAM1_SIZE)
150b4315306SDan Handley #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE +		\
151b4315306SDan Handley 					 ARM_NS_DRAM1_SIZE - 1)
152b4315306SDan Handley 
1533d449de0SSandrine Bailleux #define ARM_DRAM1_BASE			ULL(0x80000000)
1543d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE			ULL(0x80000000)
155b4315306SDan Handley #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
156b4315306SDan Handley 					 ARM_DRAM1_SIZE - 1)
157b4315306SDan Handley 
1586bb6015fSSami Mujawar #define ARM_DRAM2_BASE			PLAT_ARM_DRAM2_BASE
159b4315306SDan Handley #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
160b4315306SDan Handley #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
161b4315306SDan Handley 					 ARM_DRAM2_SIZE - 1)
162b4315306SDan Handley 
163b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER		29
164b4315306SDan Handley 
165b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0		8
166b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1		9
167b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2		10
168b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3		11
169b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4		12
170b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5		13
171b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6		14
172b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7		15
173b4315306SDan Handley 
17427573c59SAchin Gupta /*
175b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
176b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the lists will be merged and treated
177b2c363b1SJeenu Viswambharan  * as Group 0 interrupts.
178b2c363b1SJeenu Viswambharan  */
179b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \
180fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
181b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
182fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
183b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
184fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
185b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
186fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
187b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
188fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
189b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
190fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
191b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
192fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
193b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
194b2c363b1SJeenu Viswambharan 
195b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \
196fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
197b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE), \
198fe747d57SAntonio Nino Diaz 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
199b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_EDGE)
200b2c363b1SJeenu Viswambharan 
201b4315306SDan Handley #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
202b4315306SDan Handley 						ARM_SHARED_RAM_BASE,	\
203b4315306SDan Handley 						ARM_SHARED_RAM_SIZE,	\
20474eb26e4SJuan Castillo 						MT_DEVICE | MT_RW | MT_SECURE)
205b4315306SDan Handley 
206b4315306SDan Handley #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
207b4315306SDan Handley 						ARM_NS_DRAM1_BASE,	\
208b4315306SDan Handley 						ARM_NS_DRAM1_SIZE,	\
209b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_NS)
210b4315306SDan Handley 
211b09ba056SRoberto Vargas #define ARM_MAP_DRAM2			MAP_REGION_FLAT(		\
212b09ba056SRoberto Vargas 						ARM_DRAM2_BASE,		\
213b09ba056SRoberto Vargas 						ARM_DRAM2_SIZE,		\
214b09ba056SRoberto Vargas 						MT_MEMORY | MT_RW | MT_NS)
215b09ba056SRoberto Vargas 
216b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(		\
217b4315306SDan Handley 						TSP_SEC_MEM_BASE,	\
218b4315306SDan Handley 						TSP_SEC_MEM_SIZE,	\
219b4315306SDan Handley 						MT_MEMORY | MT_RW | MT_SECURE)
220b4315306SDan Handley 
2214518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
2224518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM		MAP_REGION_FLAT(		\
2234518dd9aSDavid Wang 						BL31_BASE,		\
2244518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE,	\
2254518dd9aSDavid Wang 						MT_MEMORY | MT_RW | MT_SECURE)
2264518dd9aSDavid Wang #endif
227b4315306SDan Handley 
228a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM		MAP_REGION_FLAT(			\
229a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_BASE,	\
230a22dffc6SSoby Mathew 						ARM_EL3_TZC_DRAM1_SIZE,	\
231a22dffc6SSoby Mathew 						MT_MEMORY | MT_RW | MT_SECURE)
232a22dffc6SSoby Mathew 
23364758c97SAchin Gupta #if defined(SPD_spmd)
23464758c97SAchin Gupta #define ARM_MAP_TRUSTED_DRAM		MAP_REGION_FLAT(		    \
23564758c97SAchin Gupta 						PLAT_ARM_TRUSTED_DRAM_BASE, \
23664758c97SAchin Gupta 						PLAT_ARM_TRUSTED_DRAM_SIZE, \
23764758c97SAchin Gupta 						MT_MEMORY | MT_RW | MT_SECURE)
23864758c97SAchin Gupta #endif
23964758c97SAchin Gupta 
24064758c97SAchin Gupta 
2412ecaafd2SDaniel Boulby /*
242ba597da7SJohn Tsichritzis  * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
243ba597da7SJohn Tsichritzis  * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
244ba597da7SJohn Tsichritzis  * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
245ba597da7SJohn Tsichritzis  * to be able to access the heap.
246ba597da7SJohn Tsichritzis  */
247ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW		MAP_REGION_FLAT(	\
248ba597da7SJohn Tsichritzis 					BL1_RW_BASE,	\
249ba597da7SJohn Tsichritzis 					BL1_RW_LIMIT - BL1_RW_BASE, \
250ba597da7SJohn Tsichritzis 					MT_MEMORY | MT_RW | MT_SECURE)
251ba597da7SJohn Tsichritzis 
252ba597da7SJohn Tsichritzis /*
2532ecaafd2SDaniel Boulby  * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
2542ecaafd2SDaniel Boulby  * otherwise one region is defined containing both.
2552ecaafd2SDaniel Boulby  */
256d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA
2572ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
258d323af9eSDaniel Boulby 						BL_CODE_BASE,			\
259d323af9eSDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
2602ecaafd2SDaniel Boulby 						MT_CODE | MT_SECURE),		\
2612ecaafd2SDaniel Boulby 					MAP_REGION_FLAT(			\
262d323af9eSDaniel Boulby 						BL_RO_DATA_BASE,		\
263d323af9eSDaniel Boulby 						BL_RO_DATA_END			\
264d323af9eSDaniel Boulby 							- BL_RO_DATA_BASE,	\
265d323af9eSDaniel Boulby 						MT_RO_DATA | MT_SECURE)
2662ecaafd2SDaniel Boulby #else
2672ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
2682ecaafd2SDaniel Boulby 						BL_CODE_BASE,			\
2692ecaafd2SDaniel Boulby 						BL_CODE_END - BL_CODE_BASE,	\
2702ecaafd2SDaniel Boulby 						MT_CODE | MT_SECURE)
271d323af9eSDaniel Boulby #endif
272d323af9eSDaniel Boulby #if USE_COHERENT_MEM
273d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM		MAP_REGION_FLAT(			\
274d323af9eSDaniel Boulby 						BL_COHERENT_RAM_BASE,		\
275d323af9eSDaniel Boulby 						BL_COHERENT_RAM_END		\
276d323af9eSDaniel Boulby 							- BL_COHERENT_RAM_BASE, \
277d323af9eSDaniel Boulby 						MT_DEVICE | MT_RW | MT_SECURE)
278d323af9eSDaniel Boulby #endif
2791eb735d7SRoberto Vargas #if USE_ROMLIB
2801eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE		MAP_REGION_FLAT(			\
2811eb735d7SRoberto Vargas 						ROMLIB_RO_BASE,			\
2821eb735d7SRoberto Vargas 						ROMLIB_RO_LIMIT	- ROMLIB_RO_BASE,\
2831eb735d7SRoberto Vargas 						MT_CODE | MT_SECURE)
2841eb735d7SRoberto Vargas 
2851eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA		MAP_REGION_FLAT(			\
2861eb735d7SRoberto Vargas 						ROMLIB_RW_BASE,			\
2871eb735d7SRoberto Vargas 						ROMLIB_RW_END	- ROMLIB_RW_BASE,\
2881eb735d7SRoberto Vargas 						MT_MEMORY | MT_RW | MT_SECURE)
2891eb735d7SRoberto Vargas #endif
290d323af9eSDaniel Boulby 
291b4315306SDan Handley /*
2920f58d4f2SAntonio Nino Diaz  * Map mem_protect flash region with read and write permissions
2930f58d4f2SAntonio Nino Diaz  */
2940f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT		MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR,	\
2950f58d4f2SAntonio Nino Diaz 						V2M_FLASH_BLOCK_SIZE,		\
2960f58d4f2SAntonio Nino Diaz 						MT_DEVICE | MT_RW | MT_SECURE)
2970f58d4f2SAntonio Nino Diaz 
2980f58d4f2SAntonio Nino Diaz /*
2992ecaafd2SDaniel Boulby  * The max number of regions like RO(code), coherent and data required by
300b4315306SDan Handley  * different BL stages which need to be mapped in the MMU.
301b4315306SDan Handley  */
302cb4adb0dSDaniel Boulby #define ARM_BL_REGIONS			5
303b4315306SDan Handley 
304b4315306SDan Handley #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
305b4315306SDan Handley 					 ARM_BL_REGIONS)
306b4315306SDan Handley 
307b4315306SDan Handley /* Memory mapped Generic timer interfaces  */
308af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE		UL(0x2a430000)
309af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE		UL(0x2a800000)
310af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE		UL(0x2a810000)
311af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S		UL(0x2a820000)
312af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS		UL(0x2a830000)
313b4315306SDan Handley 
314b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE		115200
315b4315306SDan Handley 
3167b4c1405SJuan Castillo /* Trusted Watchdog constants */
317af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE		UL(0x2a490000)
3187b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ		32768
3197b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
3207b4c1405SJuan Castillo  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
3217b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC		128
3227b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
3237b4c1405SJuan Castillo 					 ARM_TWDG_TIMEOUT_SEC)
3247b4c1405SJuan Castillo 
325b4315306SDan Handley /******************************************************************************
326b4315306SDan Handley  * Required platform porting definitions common to all ARM standard platforms
327b4315306SDan Handley  *****************************************************************************/
328b4315306SDan Handley 
329b09ba056SRoberto Vargas /*
33038dce70fSSoby Mathew  * This macro defines the deepest retention state possible. A higher state
33138dce70fSSoby Mathew  * id will represent an invalid or a power down state.
33238dce70fSSoby Mathew  */
33338dce70fSSoby Mathew #define PLAT_MAX_RET_STATE		ARM_LOCAL_STATE_RET
33438dce70fSSoby Mathew 
33538dce70fSSoby Mathew /*
33638dce70fSSoby Mathew  * This macro defines the deepest power down states possible. Any state ID
33738dce70fSSoby Mathew  * higher than this is invalid.
33838dce70fSSoby Mathew  */
33938dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE		ARM_LOCAL_STATE_OFF
34038dce70fSSoby Mathew 
341b4315306SDan Handley /*
342b4315306SDan Handley  * Some data must be aligned on the biggest cache line size in the platform.
343b4315306SDan Handley  * This is known only to the platform as it might have a combination of
344b4315306SDan Handley  * integrated and external caches.
345b4315306SDan Handley  */
346af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE		(U(1) << ARM_CACHE_WRITEBACK_SHIFT)
347b4315306SDan Handley 
348c228956aSSoby Mathew /*
349*04e06973SManish V Badarkhe  * To enable FW_CONFIG to be loaded by BL1, define the corresponding base
350c228956aSSoby Mathew  * and limit. Leave enough space of BL2 meminfo.
351c228956aSSoby Mathew  */
352*04e06973SManish V Badarkhe #define ARM_FW_CONFIG_BASE		(ARM_BL_RAM_BASE + sizeof(meminfo_t))
353*04e06973SManish V Badarkhe #define ARM_FW_CONFIG_LIMIT		(ARM_BL_RAM_BASE + (PAGE_SIZE / 2U))
3545b8d50e4SSathees Balya 
3555b8d50e4SSathees Balya /*
3565b8d50e4SSathees Balya  * Boot parameters passed from BL2 to BL31/BL32 are stored here
3575b8d50e4SSathees Balya  */
358*04e06973SManish V Badarkhe #define ARM_BL2_MEM_DESC_BASE		ARM_FW_CONFIG_LIMIT
3595b8d50e4SSathees Balya #define ARM_BL2_MEM_DESC_LIMIT		(ARM_BL2_MEM_DESC_BASE +	\
3605b8d50e4SSathees Balya 							(PAGE_SIZE / 2U))
3615b8d50e4SSathees Balya 
3625b8d50e4SSathees Balya /*
3635b8d50e4SSathees Balya  * Define limit of firmware configuration memory:
364*04e06973SManish V Badarkhe  * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory
3655b8d50e4SSathees Balya  */
366*04e06973SManish V Badarkhe #define ARM_FW_CONFIGS_LIMIT		(ARM_BL_RAM_BASE + PAGE_SIZE)
367b4315306SDan Handley 
368b4315306SDan Handley /*******************************************************************************
369b4315306SDan Handley  * BL1 specific defines.
370b4315306SDan Handley  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
371b4315306SDan Handley  * addresses.
372b4315306SDan Handley  ******************************************************************************/
373b4315306SDan Handley #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
374b4315306SDan Handley #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE	\
3751eb735d7SRoberto Vargas 					 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
3761eb735d7SRoberto Vargas 					    PLAT_ARM_MAX_ROMLIB_RO_SIZE))
377b4315306SDan Handley /*
378ecf70f7bSVikram Kanigiri  * Put BL1 RW at the top of the Trusted SRAM.
379b4315306SDan Handley  */
380b4315306SDan Handley #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
381b4315306SDan Handley 						ARM_BL_RAM_SIZE -	\
3821eb735d7SRoberto Vargas 						(PLAT_ARM_MAX_BL1_RW_SIZE +\
3831eb735d7SRoberto Vargas 						 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
3841eb735d7SRoberto Vargas #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + 		\
3851eb735d7SRoberto Vargas 					    (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
3861eb735d7SRoberto Vargas 
3871eb735d7SRoberto Vargas #define ROMLIB_RO_BASE			BL1_RO_LIMIT
3881eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
3891eb735d7SRoberto Vargas 
3901eb735d7SRoberto Vargas #define ROMLIB_RW_BASE			(BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
3911eb735d7SRoberto Vargas #define ROMLIB_RW_END			(ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
392b4315306SDan Handley 
393b4315306SDan Handley /*******************************************************************************
394b4315306SDan Handley  * BL2 specific defines.
395b4315306SDan Handley  ******************************************************************************/
396c099cd39SSoby Mathew #if BL2_AT_EL3
39742be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */
398c099cd39SSoby Mathew #define BL2_BASE			(ARM_TRUSTED_SRAM_BASE + \
39942be6fc5SDimitris Papastamos 						(PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000)
400c099cd39SSoby Mathew #define BL2_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
401c099cd39SSoby Mathew 
402c099cd39SSoby Mathew #else
4034518dd9aSDavid Wang /*
4044518dd9aSDavid Wang  * Put BL2 just below BL1.
4054518dd9aSDavid Wang  */
4064518dd9aSDavid Wang #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
4074518dd9aSDavid Wang #define BL2_LIMIT			BL1_RW_BASE
4084518dd9aSDavid Wang #endif
409b4315306SDan Handley 
410b4315306SDan Handley /*******************************************************************************
411d178637dSJuan Castillo  * BL31 specific defines.
412b4315306SDan Handley  ******************************************************************************/
4130c1f197aSMadhukar Pappireddy #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION
4144518dd9aSDavid Wang /*
4154518dd9aSDavid Wang  * Put BL31 at the bottom of TZC secured DRAM
4164518dd9aSDavid Wang  */
4174518dd9aSDavid Wang #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
4184518dd9aSDavid Wang #define BL31_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
4194518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4200c1f197aSMadhukar Pappireddy /*
4210c1f197aSMadhukar Pappireddy  * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM.
4220c1f197aSMadhukar Pappireddy  * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten.
4230c1f197aSMadhukar Pappireddy  */
4240c1f197aSMadhukar Pappireddy #if SEPARATE_NOBITS_REGION
4250c1f197aSMadhukar Pappireddy #define BL31_NOBITS_BASE		BL2_BASE
4260c1f197aSMadhukar Pappireddy #define BL31_NOBITS_LIMIT		BL2_LIMIT
4270c1f197aSMadhukar Pappireddy #endif /* SEPARATE_NOBITS_REGION */
428fd5763eaSQixiang Xu #elif (RESET_TO_BL31)
429133a5c68SManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/
430133a5c68SManish Pandey # if !ENABLE_PIE
431133a5c68SManish Pandey #  error "BL31 must be a PIE if RESET_TO_BL31=1."
432133a5c68SManish Pandey #endif
433fd5763eaSQixiang Xu /*
43455cf015cSSoby Mathew  * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
435d4580d17SSoby Mathew  * used for building BL31 and not used for loading BL31.
436fd5763eaSQixiang Xu  */
43755cf015cSSoby Mathew #  define BL31_BASE			0x0
43855cf015cSSoby Mathew #  define BL31_LIMIT			PLAT_ARM_MAX_BL31_SIZE
4394518dd9aSDavid Wang #else
440c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/
441c099cd39SSoby Mathew #define BL31_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
442c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL31_SIZE)
443c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT		BL2_BASE
44442be6fc5SDimitris Papastamos /*
44542be6fc5SDimitris Papastamos  * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
44642be6fc5SDimitris Papastamos  * because in the BL2_AT_EL3 configuration, BL2 is always resident.
44742be6fc5SDimitris Papastamos  */
44842be6fc5SDimitris Papastamos #if BL2_AT_EL3
44942be6fc5SDimitris Papastamos #define BL31_LIMIT			BL2_BASE
45042be6fc5SDimitris Papastamos #else
451b4315306SDan Handley #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4524518dd9aSDavid Wang #endif
45342be6fc5SDimitris Papastamos #endif
454b4315306SDan Handley 
455402b3cf8SJulius Werner #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME
456b4315306SDan Handley /*******************************************************************************
4575744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch32 mode
4585744e874SSoby Mathew  ******************************************************************************/
4595744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
460c099cd39SSoby Mathew /*
461c099cd39SSoby Mathew  * SP_MIN is the only BL image in SRAM. Allocate the whole of SRAM (excluding
462c099cd39SSoby Mathew  * the page reserved for fw_configs) to BL32
463c099cd39SSoby Mathew  */
464*04e06973SManish V Badarkhe #  define BL32_BASE			ARM_FW_CONFIGS_LIMIT
4655744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4665744e874SSoby Mathew # else
467c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/
468c099cd39SSoby Mathew #  define BL32_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
469c099cd39SSoby Mathew 						- PLAT_ARM_MAX_BL32_SIZE)
470c099cd39SSoby Mathew #  define BL32_PROGBITS_LIMIT		BL2_BASE
4715744e874SSoby Mathew #  define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
4725744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
4735744e874SSoby Mathew 
4745744e874SSoby Mathew #else
4755744e874SSoby Mathew /*******************************************************************************
4765744e874SSoby Mathew  * BL32 specific defines for EL3 runtime in AArch64 mode
477b4315306SDan Handley  ******************************************************************************/
478b4315306SDan Handley /*
479b4315306SDan Handley  * On ARM standard platforms, the TSP can execute from Trusted SRAM,
480b4315306SDan Handley  * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
481b4315306SDan Handley  * controller.
482b4315306SDan Handley  */
483538b0020SPaul Beesley # if SPM_MM
484e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
485e29efeb1SAntonio Nino Diaz #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
486e29efeb1SAntonio Nino Diaz #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
487e29efeb1SAntonio Nino Diaz #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
488e29efeb1SAntonio Nino Diaz 						ARM_AP_TZC_DRAM1_SIZE)
48964758c97SAchin Gupta # elif defined(SPD_spmd)
49064758c97SAchin Gupta #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
49164758c97SAchin Gupta #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
49264758c97SAchin Gupta #  define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
49364758c97SAchin Gupta #  define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
49464758c97SAchin Gupta 						+ (UL(1) << 21))
495e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM
4964518dd9aSDavid Wang #  define TSP_SEC_MEM_BASE		(ARM_AP_TZC_DRAM1_BASE +	\
4974518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
4984518dd9aSDavid Wang #  define TSP_SEC_MEM_SIZE		(ARM_AP_TZC_DRAM1_SIZE -	\
4994518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
5004518dd9aSDavid Wang #  define BL32_BASE			(ARM_AP_TZC_DRAM1_BASE +	\
5014518dd9aSDavid Wang 						PLAT_ARM_MAX_BL31_SIZE)
5024518dd9aSDavid Wang #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
5034518dd9aSDavid Wang 						ARM_AP_TZC_DRAM1_SIZE)
5044518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
505b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_BL_RAM_BASE
506b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_BL_RAM_SIZE
507c099cd39SSoby Mathew #  define TSP_PROGBITS_LIMIT		BL31_BASE
508*04e06973SManish V Badarkhe #  define BL32_BASE			ARM_FW_CONFIGS_LIMIT
509b4315306SDan Handley #  define BL32_LIMIT			BL31_BASE
510b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
511b4315306SDan Handley #  define TSP_SEC_MEM_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
512b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		PLAT_ARM_TRUSTED_DRAM_SIZE
513b4315306SDan Handley #  define BL32_BASE			PLAT_ARM_TRUSTED_DRAM_BASE
514b4315306SDan Handley #  define BL32_LIMIT			(PLAT_ARM_TRUSTED_DRAM_BASE	\
515f21c6321SAntonio Nino Diaz 						+ (UL(1) << 21))
516b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
517b4315306SDan Handley #  define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
518b4315306SDan Handley #  define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
519b4315306SDan Handley #  define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
520b4315306SDan Handley #  define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
521b4315306SDan Handley 						ARM_AP_TZC_DRAM1_SIZE)
522b4315306SDan Handley # else
523b4315306SDan Handley #  error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
524b4315306SDan Handley # endif
525402b3cf8SJulius Werner #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */
526b4315306SDan Handley 
527e29efeb1SAntonio Nino Diaz /*
528e29efeb1SAntonio Nino Diaz  * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
52964758c97SAchin Gupta  * SPD and no SPM-MM, as they are the only ones that can be used as BL32.
530e29efeb1SAntonio Nino Diaz  */
531402b3cf8SJulius Werner #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME
532538b0020SPaul Beesley # if defined(SPD_none) && !SPM_MM
53381d139d5SAntonio Nino Diaz #  undef BL32_BASE
534538b0020SPaul Beesley # endif /* defined(SPD_none) && !SPM_MM */
535402b3cf8SJulius Werner #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */
53681d139d5SAntonio Nino Diaz 
537436223deSYatharth Kochar /*******************************************************************************
538436223deSYatharth Kochar  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
539436223deSYatharth Kochar  ******************************************************************************/
540436223deSYatharth Kochar #define BL2U_BASE			BL2_BASE
5415744e874SSoby Mathew #define BL2U_LIMIT			BL2_LIMIT
5425744e874SSoby Mathew 
543436223deSYatharth Kochar #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
544f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + UL(0x03EB8000))
545436223deSYatharth Kochar 
546b4315306SDan Handley /*
547b4315306SDan Handley  * ID of the secure physical generic timer interrupt used by the TSP.
548b4315306SDan Handley  */
549b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
550b4315306SDan Handley 
551b4315306SDan Handley 
552e25e6f41SVikram Kanigiri /*
553e25e6f41SVikram Kanigiri  * One cache line needed for bakery locks on ARM platforms
554e25e6f41SVikram Kanigiri  */
555e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
556e25e6f41SVikram Kanigiri 
5570bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */
5580b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI			0x10
5590bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI		0x60
5600bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI		0x70
5610bef0edfSJeenu Viswambharan 
5620bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */
5630bef0edfSJeenu Viswambharan #define ARM_PRI_BITS			3
564e25e6f41SVikram Kanigiri 
5650baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */
5660baec2abSJeenu Viswambharan #define ARM_SDEI_SGI			ARM_IRQ_SEC_SGI_0
5670baec2abSJeenu Viswambharan 
568cbf9e84aSBalint Dobszay #if SDEI_IN_FCONF
569cbf9e84aSBalint Dobszay /* ARM SDEI dynamic private event max count */
570cbf9e84aSBalint Dobszay #define ARM_SDEI_DP_EVENT_MAX_CNT	3
571cbf9e84aSBalint Dobszay 
572cbf9e84aSBalint Dobszay /* ARM SDEI dynamic shared event max count */
573cbf9e84aSBalint Dobszay #define ARM_SDEI_DS_EVENT_MAX_CNT	3
574cbf9e84aSBalint Dobszay #else
5750baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */
5760baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0		1000
5770baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1		1001
5780baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2		1002
5790baec2abSJeenu Viswambharan 
5800baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */
5810baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0		2000
5820baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1		2001
5830baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2		2002
5840baec2abSJeenu Viswambharan 
5857bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \
5867bdf0c1fSJeenu Viswambharan 	SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
5877bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5887bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5897bdf0c1fSJeenu Viswambharan 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
5907bdf0c1fSJeenu Viswambharan 
5917bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \
5927bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5937bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
5947bdf0c1fSJeenu Viswambharan 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
595cbf9e84aSBalint Dobszay #endif /* SDEI_IN_FCONF */
5967bdf0c1fSJeenu Viswambharan 
5971083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */
598