1b4315306SDan Handley /* 2*03b201c0Slaurenw-arm * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 61083b2b3SAntonio Nino Diaz #ifndef ARM_DEF_H 71083b2b3SAntonio Nino Diaz #define ARM_DEF_H 8b4315306SDan Handley 909d40e0eSAntonio Nino Diaz #include <arch.h> 1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h> 1109d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 1309d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1409d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_defs.h> 1553adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h> 1609d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h> 17b4315306SDan Handley 18b4315306SDan Handley /****************************************************************************** 19b4315306SDan Handley * Definitions common to all ARM standard platforms 20b4315306SDan Handley *****************************************************************************/ 21b4315306SDan Handley 22a6ffddecSMax Shvetsov /* 23a6ffddecSMax Shvetsov * Root of trust key hash lengths 24a6ffddecSMax Shvetsov */ 25a6ffddecSMax Shvetsov #define ARM_ROTPK_HEADER_LEN 19 26a6ffddecSMax Shvetsov #define ARM_ROTPK_HASH_LEN 32 27a6ffddecSMax Shvetsov 28d178637dSJuan Castillo /* Special value used to verify platform parameters from BL2 to BL31 */ 29f21c6321SAntonio Nino Diaz #define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978) 30b4315306SDan Handley 315b33ad17SDeepika Bhavnani #define ARM_SYSTEM_COUNT U(1) 32b4315306SDan Handley 33b4315306SDan Handley #define ARM_CACHE_WRITEBACK_SHIFT 6 34b4315306SDan Handley 3538dce70fSSoby Mathew /* 3638dce70fSSoby Mathew * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The 3738dce70fSSoby Mathew * power levels have a 1:1 mapping with the MPIDR affinity levels. 3838dce70fSSoby Mathew */ 3938dce70fSSoby Mathew #define ARM_PWR_LVL0 MPIDR_AFFLVL0 4038dce70fSSoby Mathew #define ARM_PWR_LVL1 MPIDR_AFFLVL1 415f3a6030SSoby Mathew #define ARM_PWR_LVL2 MPIDR_AFFLVL2 420e27faf4SChandni Cherukuri #define ARM_PWR_LVL3 MPIDR_AFFLVL3 4338dce70fSSoby Mathew 4438dce70fSSoby Mathew /* 4538dce70fSSoby Mathew * Macros for local power states in ARM platforms encoded by State-ID field 4638dce70fSSoby Mathew * within the power-state parameter. 4738dce70fSSoby Mathew */ 4838dce70fSSoby Mathew /* Local power state for power domains in Run state. */ 491083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RUN U(0) 5038dce70fSSoby Mathew /* Local power state for retention. Valid only for CPU power domains */ 511083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_RET U(1) 5238dce70fSSoby Mathew /* Local power state for OFF/power-down. Valid for CPU and cluster power 5338dce70fSSoby Mathew domains */ 541083b2b3SAntonio Nino Diaz #define ARM_LOCAL_STATE_OFF U(2) 5538dce70fSSoby Mathew 56b4315306SDan Handley /* Memory location options for TSP */ 57b4315306SDan Handley #define ARM_TRUSTED_SRAM_ID 0 58b4315306SDan Handley #define ARM_TRUSTED_DRAM_ID 1 59b4315306SDan Handley #define ARM_DRAM_ID 2 60b4315306SDan Handley 61b4315306SDan Handley /* The first 4KB of Trusted SRAM are used as shared memory */ 62*03b201c0Slaurenw-arm #ifdef __PLAT_ARM_TRUSTED_SRAM_BASE__ 63*03b201c0Slaurenw-arm #define ARM_TRUSTED_SRAM_BASE PLAT_ARM_TRUSTED_SRAM_BASE 64*03b201c0Slaurenw-arm #else 65af6491f8SAntonio Nino Diaz #define ARM_TRUSTED_SRAM_BASE UL(0x04000000) 66*03b201c0Slaurenw-arm #endif /* __PLAT_ARM_TRUSTED_SRAM_BASE__ */ 67*03b201c0Slaurenw-arm 68b4315306SDan Handley #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE 69af6491f8SAntonio Nino Diaz #define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ 70b4315306SDan Handley 71b4315306SDan Handley /* The remaining Trusted SRAM is used to load the BL images */ 72b4315306SDan Handley #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ 73b4315306SDan Handley ARM_SHARED_RAM_SIZE) 74b4315306SDan Handley #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 75b4315306SDan Handley ARM_SHARED_RAM_SIZE) 76b4315306SDan Handley 77b4315306SDan Handley /* 78b4315306SDan Handley * The top 16MB of DRAM1 is configured as secure access only using the TZC 79b4315306SDan Handley * - SCP TZC DRAM: If present, DRAM reserved for SCP use 80b4315306SDan Handley * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use 81b4315306SDan Handley */ 82af6491f8SAntonio Nino Diaz #define ARM_TZC_DRAM1_SIZE UL(0x01000000) 83b4315306SDan Handley 84b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 85b4315306SDan Handley ARM_DRAM1_SIZE - \ 86b4315306SDan Handley ARM_SCP_TZC_DRAM1_SIZE) 87b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE 88b4315306SDan Handley #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ 897b4e1fbbSAlexei Fedorov ARM_SCP_TZC_DRAM1_SIZE - 1U) 90b4315306SDan Handley 91a22dffc6SSoby Mathew /* 92a22dffc6SSoby Mathew * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime 93a22dffc6SSoby Mathew * firmware. This region is meant to be NOLOAD and will not be zero 94a22dffc6SSoby Mathew * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be 95a22dffc6SSoby Mathew * placed here. 96a22dffc6SSoby Mathew */ 97a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE) 98af6491f8SAntonio Nino Diaz #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2 MB */ 99a22dffc6SSoby Mathew #define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \ 1007b4e1fbbSAlexei Fedorov ARM_EL3_TZC_DRAM1_SIZE - 1U) 101a22dffc6SSoby Mathew 102b4315306SDan Handley #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ 103b4315306SDan Handley ARM_DRAM1_SIZE - \ 104b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 105b4315306SDan Handley #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ 106a22dffc6SSoby Mathew (ARM_SCP_TZC_DRAM1_SIZE + \ 107a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_SIZE)) 108b4315306SDan Handley #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ 1097b4e1fbbSAlexei Fedorov ARM_AP_TZC_DRAM1_SIZE - 1U) 110b4315306SDan Handley 111e60f2af9SSoby Mathew /* Define the Access permissions for Secure peripherals to NS_DRAM */ 112e60f2af9SSoby Mathew #if ARM_CRYPTOCELL_INTEG 113e60f2af9SSoby Mathew /* 114e60f2af9SSoby Mathew * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell. 115e60f2af9SSoby Mathew * This is required by CryptoCell to authenticate BL33 which is loaded 116e60f2af9SSoby Mathew * into the Non Secure DDR. 117e60f2af9SSoby Mathew */ 118e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD 119e60f2af9SSoby Mathew #else 120e60f2af9SSoby Mathew #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE 121e60f2af9SSoby Mathew #endif 122e60f2af9SSoby Mathew 12354661cd2SSummer Qin #ifdef SPD_opteed 12454661cd2SSummer Qin /* 12504f72baeSJens Wiklander * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to 12604f72baeSJens Wiklander * load/authenticate the trusted os extra image. The first 512KB of 12704f72baeSJens Wiklander * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading 12804f72baeSJens Wiklander * for OPTEE is paged image which only include the paging part using 12904f72baeSJens Wiklander * virtual memory but without "init" data. OPTEE will copy the "init" data 13004f72baeSJens Wiklander * (from pager image) to the first 512KB of TZC_DRAM, and then copy the 13104f72baeSJens Wiklander * extra image behind the "init" data. 13254661cd2SSummer Qin */ 13304f72baeSJens Wiklander #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ 13404f72baeSJens Wiklander ARM_AP_TZC_DRAM1_SIZE - \ 13504f72baeSJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_SIZE) 136af6491f8SAntonio Nino Diaz #define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000) 13754661cd2SSummer Qin #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ 13854661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_BASE, \ 13954661cd2SSummer Qin ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ 14054661cd2SSummer Qin MT_MEMORY | MT_RW | MT_SECURE) 141b3ba6fdaSSoby Mathew 142b3ba6fdaSSoby Mathew /* 143b3ba6fdaSSoby Mathew * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging 144b3ba6fdaSSoby Mathew * support is enabled). 145b3ba6fdaSSoby Mathew */ 146b3ba6fdaSSoby Mathew #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ 147b3ba6fdaSSoby Mathew BL32_BASE, \ 148b3ba6fdaSSoby Mathew BL32_LIMIT - BL32_BASE, \ 149b3ba6fdaSSoby Mathew MT_MEMORY | MT_RW | MT_SECURE) 15054661cd2SSummer Qin #endif /* SPD_opteed */ 151b4315306SDan Handley 152b4315306SDan Handley #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE 153b4315306SDan Handley #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ 154b4315306SDan Handley ARM_TZC_DRAM1_SIZE) 155b4315306SDan Handley #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ 1567b4e1fbbSAlexei Fedorov ARM_NS_DRAM1_SIZE - 1U) 157*03b201c0Slaurenw-arm #ifdef __PLAT_ARM_DRAM1_BASE__ 158*03b201c0Slaurenw-arm #define ARM_DRAM1_BASE PLAT_ARM_DRAM1_BASE 159*03b201c0Slaurenw-arm #else 1603d449de0SSandrine Bailleux #define ARM_DRAM1_BASE ULL(0x80000000) 161*03b201c0Slaurenw-arm #endif /* __PLAT_ARM_DRAM1_BASE__ */ 162*03b201c0Slaurenw-arm 1633d449de0SSandrine Bailleux #define ARM_DRAM1_SIZE ULL(0x80000000) 164b4315306SDan Handley #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ 1657b4e1fbbSAlexei Fedorov ARM_DRAM1_SIZE - 1U) 166b4315306SDan Handley 1676bb6015fSSami Mujawar #define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE 168b4315306SDan Handley #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE 169b4315306SDan Handley #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ 1707b4e1fbbSAlexei Fedorov ARM_DRAM2_SIZE - 1U) 171b4315306SDan Handley 172b4315306SDan Handley #define ARM_IRQ_SEC_PHY_TIMER 29 173b4315306SDan Handley 174b4315306SDan Handley #define ARM_IRQ_SEC_SGI_0 8 175b4315306SDan Handley #define ARM_IRQ_SEC_SGI_1 9 176b4315306SDan Handley #define ARM_IRQ_SEC_SGI_2 10 177b4315306SDan Handley #define ARM_IRQ_SEC_SGI_3 11 178b4315306SDan Handley #define ARM_IRQ_SEC_SGI_4 12 179b4315306SDan Handley #define ARM_IRQ_SEC_SGI_5 13 180b4315306SDan Handley #define ARM_IRQ_SEC_SGI_6 14 181b4315306SDan Handley #define ARM_IRQ_SEC_SGI_7 15 182b4315306SDan Handley 18327573c59SAchin Gupta /* 184b2c363b1SJeenu Viswambharan * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 185b2c363b1SJeenu Viswambharan * terminology. On a GICv2 system or mode, the lists will be merged and treated 186b2c363b1SJeenu Viswambharan * as Group 0 interrupts. 187b2c363b1SJeenu Viswambharan */ 188b2c363b1SJeenu Viswambharan #define ARM_G1S_IRQ_PROPS(grp) \ 189fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 190b2c363b1SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 191fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 192b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 193fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 194b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 195fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 196b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 197fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 198b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 199fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 200b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 201fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 202b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE) 203b2c363b1SJeenu Viswambharan 204b2c363b1SJeenu Viswambharan #define ARM_G0_IRQ_PROPS(grp) \ 205fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \ 206b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 207fe747d57SAntonio Nino Diaz INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 208b2c363b1SJeenu Viswambharan GIC_INTR_CFG_EDGE) 209b2c363b1SJeenu Viswambharan 210b4315306SDan Handley #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ 211b4315306SDan Handley ARM_SHARED_RAM_BASE, \ 212b4315306SDan Handley ARM_SHARED_RAM_SIZE, \ 21374eb26e4SJuan Castillo MT_DEVICE | MT_RW | MT_SECURE) 214b4315306SDan Handley 215b4315306SDan Handley #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ 216b4315306SDan Handley ARM_NS_DRAM1_BASE, \ 217b4315306SDan Handley ARM_NS_DRAM1_SIZE, \ 218b4315306SDan Handley MT_MEMORY | MT_RW | MT_NS) 219b4315306SDan Handley 220b09ba056SRoberto Vargas #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ 221b09ba056SRoberto Vargas ARM_DRAM2_BASE, \ 222b09ba056SRoberto Vargas ARM_DRAM2_SIZE, \ 223b09ba056SRoberto Vargas MT_MEMORY | MT_RW | MT_NS) 224b09ba056SRoberto Vargas 225b4315306SDan Handley #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ 226b4315306SDan Handley TSP_SEC_MEM_BASE, \ 227b4315306SDan Handley TSP_SEC_MEM_SIZE, \ 228b4315306SDan Handley MT_MEMORY | MT_RW | MT_SECURE) 229b4315306SDan Handley 2304518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 2314518dd9aSDavid Wang #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ 2324518dd9aSDavid Wang BL31_BASE, \ 2334518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE, \ 2344518dd9aSDavid Wang MT_MEMORY | MT_RW | MT_SECURE) 2354518dd9aSDavid Wang #endif 236b4315306SDan Handley 237a22dffc6SSoby Mathew #define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \ 238a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_BASE, \ 239a22dffc6SSoby Mathew ARM_EL3_TZC_DRAM1_SIZE, \ 240a22dffc6SSoby Mathew MT_MEMORY | MT_RW | MT_SECURE) 241a22dffc6SSoby Mathew 24264758c97SAchin Gupta #if defined(SPD_spmd) 24364758c97SAchin Gupta #define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \ 24464758c97SAchin Gupta PLAT_ARM_TRUSTED_DRAM_BASE, \ 24564758c97SAchin Gupta PLAT_ARM_TRUSTED_DRAM_SIZE, \ 24664758c97SAchin Gupta MT_MEMORY | MT_RW | MT_SECURE) 24764758c97SAchin Gupta #endif 24864758c97SAchin Gupta 24964758c97SAchin Gupta 2502ecaafd2SDaniel Boulby /* 251ba597da7SJohn Tsichritzis * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to 252ba597da7SJohn Tsichritzis * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides 253ba597da7SJohn Tsichritzis * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order 254ba597da7SJohn Tsichritzis * to be able to access the heap. 255ba597da7SJohn Tsichritzis */ 256ba597da7SJohn Tsichritzis #define ARM_MAP_BL1_RW MAP_REGION_FLAT( \ 257ba597da7SJohn Tsichritzis BL1_RW_BASE, \ 258ba597da7SJohn Tsichritzis BL1_RW_LIMIT - BL1_RW_BASE, \ 259ba597da7SJohn Tsichritzis MT_MEMORY | MT_RW | MT_SECURE) 260ba597da7SJohn Tsichritzis 261ba597da7SJohn Tsichritzis /* 2622ecaafd2SDaniel Boulby * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section 2632ecaafd2SDaniel Boulby * otherwise one region is defined containing both. 2642ecaafd2SDaniel Boulby */ 265d323af9eSDaniel Boulby #if SEPARATE_CODE_AND_RODATA 2662ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 267d323af9eSDaniel Boulby BL_CODE_BASE, \ 268d323af9eSDaniel Boulby BL_CODE_END - BL_CODE_BASE, \ 2692ecaafd2SDaniel Boulby MT_CODE | MT_SECURE), \ 2702ecaafd2SDaniel Boulby MAP_REGION_FLAT( \ 271d323af9eSDaniel Boulby BL_RO_DATA_BASE, \ 272d323af9eSDaniel Boulby BL_RO_DATA_END \ 273d323af9eSDaniel Boulby - BL_RO_DATA_BASE, \ 274d323af9eSDaniel Boulby MT_RO_DATA | MT_SECURE) 2752ecaafd2SDaniel Boulby #else 2762ecaafd2SDaniel Boulby #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 2772ecaafd2SDaniel Boulby BL_CODE_BASE, \ 2782ecaafd2SDaniel Boulby BL_CODE_END - BL_CODE_BASE, \ 2792ecaafd2SDaniel Boulby MT_CODE | MT_SECURE) 280d323af9eSDaniel Boulby #endif 281d323af9eSDaniel Boulby #if USE_COHERENT_MEM 282d323af9eSDaniel Boulby #define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \ 283d323af9eSDaniel Boulby BL_COHERENT_RAM_BASE, \ 284d323af9eSDaniel Boulby BL_COHERENT_RAM_END \ 285d323af9eSDaniel Boulby - BL_COHERENT_RAM_BASE, \ 286d323af9eSDaniel Boulby MT_DEVICE | MT_RW | MT_SECURE) 287d323af9eSDaniel Boulby #endif 2881eb735d7SRoberto Vargas #if USE_ROMLIB 2891eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \ 2901eb735d7SRoberto Vargas ROMLIB_RO_BASE, \ 2911eb735d7SRoberto Vargas ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\ 2921eb735d7SRoberto Vargas MT_CODE | MT_SECURE) 2931eb735d7SRoberto Vargas 2941eb735d7SRoberto Vargas #define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \ 2951eb735d7SRoberto Vargas ROMLIB_RW_BASE, \ 2961eb735d7SRoberto Vargas ROMLIB_RW_END - ROMLIB_RW_BASE,\ 2971eb735d7SRoberto Vargas MT_MEMORY | MT_RW | MT_SECURE) 2981eb735d7SRoberto Vargas #endif 299d323af9eSDaniel Boulby 300b4315306SDan Handley /* 3010f58d4f2SAntonio Nino Diaz * Map mem_protect flash region with read and write permissions 3020f58d4f2SAntonio Nino Diaz */ 3030f58d4f2SAntonio Nino Diaz #define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \ 3040f58d4f2SAntonio Nino Diaz V2M_FLASH_BLOCK_SIZE, \ 3050f58d4f2SAntonio Nino Diaz MT_DEVICE | MT_RW | MT_SECURE) 306a07c101aSManish V Badarkhe /* 307a07c101aSManish V Badarkhe * Map the region for device tree configuration with read and write permissions 308a07c101aSManish V Badarkhe */ 309a07c101aSManish V Badarkhe #define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \ 310a07c101aSManish V Badarkhe (ARM_FW_CONFIGS_LIMIT \ 311a07c101aSManish V Badarkhe - ARM_BL_RAM_BASE), \ 312a07c101aSManish V Badarkhe MT_MEMORY | MT_RW | MT_SECURE) 3130f58d4f2SAntonio Nino Diaz 3140f58d4f2SAntonio Nino Diaz /* 3152ecaafd2SDaniel Boulby * The max number of regions like RO(code), coherent and data required by 316b4315306SDan Handley * different BL stages which need to be mapped in the MMU. 317b4315306SDan Handley */ 318a07c101aSManish V Badarkhe #define ARM_BL_REGIONS 6 319b4315306SDan Handley 320b4315306SDan Handley #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ 321b4315306SDan Handley ARM_BL_REGIONS) 322b4315306SDan Handley 323b4315306SDan Handley /* Memory mapped Generic timer interfaces */ 324af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTCTL_BASE UL(0x2a430000) 325af6491f8SAntonio Nino Diaz #define ARM_SYS_CNTREAD_BASE UL(0x2a800000) 326af6491f8SAntonio Nino Diaz #define ARM_SYS_TIMCTL_BASE UL(0x2a810000) 327af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_S UL(0x2a820000) 328af6491f8SAntonio Nino Diaz #define ARM_SYS_CNT_BASE_NS UL(0x2a830000) 329b4315306SDan Handley 330b4315306SDan Handley #define ARM_CONSOLE_BAUDRATE 115200 331b4315306SDan Handley 3327b4c1405SJuan Castillo /* Trusted Watchdog constants */ 333af6491f8SAntonio Nino Diaz #define ARM_SP805_TWDG_BASE UL(0x2a490000) 3347b4c1405SJuan Castillo #define ARM_SP805_TWDG_CLK_HZ 32768 3357b4c1405SJuan Castillo /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 3367b4c1405SJuan Castillo * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ 3377b4c1405SJuan Castillo #define ARM_TWDG_TIMEOUT_SEC 128 3387b4c1405SJuan Castillo #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ 3397b4c1405SJuan Castillo ARM_TWDG_TIMEOUT_SEC) 3407b4c1405SJuan Castillo 341b4315306SDan Handley /****************************************************************************** 342b4315306SDan Handley * Required platform porting definitions common to all ARM standard platforms 343b4315306SDan Handley *****************************************************************************/ 344b4315306SDan Handley 345b09ba056SRoberto Vargas /* 34638dce70fSSoby Mathew * This macro defines the deepest retention state possible. A higher state 34738dce70fSSoby Mathew * id will represent an invalid or a power down state. 34838dce70fSSoby Mathew */ 34938dce70fSSoby Mathew #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET 35038dce70fSSoby Mathew 35138dce70fSSoby Mathew /* 35238dce70fSSoby Mathew * This macro defines the deepest power down states possible. Any state ID 35338dce70fSSoby Mathew * higher than this is invalid. 35438dce70fSSoby Mathew */ 35538dce70fSSoby Mathew #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF 35638dce70fSSoby Mathew 357b4315306SDan Handley /* 358b4315306SDan Handley * Some data must be aligned on the biggest cache line size in the platform. 359b4315306SDan Handley * This is known only to the platform as it might have a combination of 360b4315306SDan Handley * integrated and external caches. 361b4315306SDan Handley */ 362af6491f8SAntonio Nino Diaz #define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT) 363b4315306SDan Handley 364c228956aSSoby Mathew /* 36504e06973SManish V Badarkhe * To enable FW_CONFIG to be loaded by BL1, define the corresponding base 366c228956aSSoby Mathew * and limit. Leave enough space of BL2 meminfo. 367c228956aSSoby Mathew */ 36804e06973SManish V Badarkhe #define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t)) 3692a0ef943SManish V Badarkhe #define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \ 3702a0ef943SManish V Badarkhe + (PAGE_SIZE / 2U)) 3715b8d50e4SSathees Balya 3725b8d50e4SSathees Balya /* 3735b8d50e4SSathees Balya * Boot parameters passed from BL2 to BL31/BL32 are stored here 3745b8d50e4SSathees Balya */ 3752a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT) 3762a0ef943SManish V Badarkhe #define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \ 3772a0ef943SManish V Badarkhe + (PAGE_SIZE / 2U)) 3785b8d50e4SSathees Balya 3795b8d50e4SSathees Balya /* 3805b8d50e4SSathees Balya * Define limit of firmware configuration memory: 38104e06973SManish V Badarkhe * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory 3825b8d50e4SSathees Balya */ 383ce4ca1a8SManish V Badarkhe #define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + (PAGE_SIZE * 2)) 384b4315306SDan Handley 385b4315306SDan Handley /******************************************************************************* 386b4315306SDan Handley * BL1 specific defines. 387b4315306SDan Handley * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of 388b4315306SDan Handley * addresses. 389b4315306SDan Handley ******************************************************************************/ 390b4315306SDan Handley #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE 391b4315306SDan Handley #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ 3921eb735d7SRoberto Vargas + (PLAT_ARM_TRUSTED_ROM_SIZE - \ 3931eb735d7SRoberto Vargas PLAT_ARM_MAX_ROMLIB_RO_SIZE)) 394b4315306SDan Handley /* 395ecf70f7bSVikram Kanigiri * Put BL1 RW at the top of the Trusted SRAM. 396b4315306SDan Handley */ 397b4315306SDan Handley #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ 398b4315306SDan Handley ARM_BL_RAM_SIZE - \ 3991eb735d7SRoberto Vargas (PLAT_ARM_MAX_BL1_RW_SIZE +\ 4001eb735d7SRoberto Vargas PLAT_ARM_MAX_ROMLIB_RW_SIZE)) 4011eb735d7SRoberto Vargas #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \ 4021eb735d7SRoberto Vargas (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE)) 4031eb735d7SRoberto Vargas 4041eb735d7SRoberto Vargas #define ROMLIB_RO_BASE BL1_RO_LIMIT 4051eb735d7SRoberto Vargas #define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE) 4061eb735d7SRoberto Vargas 4071eb735d7SRoberto Vargas #define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE) 4081eb735d7SRoberto Vargas #define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE) 409b4315306SDan Handley 410b4315306SDan Handley /******************************************************************************* 411b4315306SDan Handley * BL2 specific defines. 412b4315306SDan Handley ******************************************************************************/ 413c099cd39SSoby Mathew #if BL2_AT_EL3 41442be6fc5SDimitris Papastamos /* Put BL2 towards the middle of the Trusted SRAM */ 415c099cd39SSoby Mathew #define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \ 41642be6fc5SDimitris Papastamos (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000) 417c099cd39SSoby Mathew #define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 418c099cd39SSoby Mathew 419c099cd39SSoby Mathew #else 4204518dd9aSDavid Wang /* 4214518dd9aSDavid Wang * Put BL2 just below BL1. 4224518dd9aSDavid Wang */ 4234518dd9aSDavid Wang #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) 4244518dd9aSDavid Wang #define BL2_LIMIT BL1_RW_BASE 4254518dd9aSDavid Wang #endif 426b4315306SDan Handley 427b4315306SDan Handley /******************************************************************************* 428d178637dSJuan Castillo * BL31 specific defines. 429b4315306SDan Handley ******************************************************************************/ 4300c1f197aSMadhukar Pappireddy #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION 4314518dd9aSDavid Wang /* 4324518dd9aSDavid Wang * Put BL31 at the bottom of TZC secured DRAM 4334518dd9aSDavid Wang */ 4344518dd9aSDavid Wang #define BL31_BASE ARM_AP_TZC_DRAM1_BASE 4354518dd9aSDavid Wang #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 4364518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 4370c1f197aSMadhukar Pappireddy /* 4380c1f197aSMadhukar Pappireddy * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM. 4390c1f197aSMadhukar Pappireddy * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten. 4400c1f197aSMadhukar Pappireddy */ 4410c1f197aSMadhukar Pappireddy #if SEPARATE_NOBITS_REGION 4420c1f197aSMadhukar Pappireddy #define BL31_NOBITS_BASE BL2_BASE 4430c1f197aSMadhukar Pappireddy #define BL31_NOBITS_LIMIT BL2_LIMIT 4440c1f197aSMadhukar Pappireddy #endif /* SEPARATE_NOBITS_REGION */ 445fd5763eaSQixiang Xu #elif (RESET_TO_BL31) 446133a5c68SManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/ 447133a5c68SManish Pandey # if !ENABLE_PIE 448133a5c68SManish Pandey # error "BL31 must be a PIE if RESET_TO_BL31=1." 449133a5c68SManish Pandey #endif 450fd5763eaSQixiang Xu /* 45155cf015cSSoby Mathew * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely 452d4580d17SSoby Mathew * used for building BL31 and not used for loading BL31. 453fd5763eaSQixiang Xu */ 45455cf015cSSoby Mathew # define BL31_BASE 0x0 45555cf015cSSoby Mathew # define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE 4564518dd9aSDavid Wang #else 457c099cd39SSoby Mathew /* Put BL31 below BL2 in the Trusted SRAM.*/ 458c099cd39SSoby Mathew #define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 459c099cd39SSoby Mathew - PLAT_ARM_MAX_BL31_SIZE) 460c099cd39SSoby Mathew #define BL31_PROGBITS_LIMIT BL2_BASE 46142be6fc5SDimitris Papastamos /* 46242be6fc5SDimitris Papastamos * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is 46342be6fc5SDimitris Papastamos * because in the BL2_AT_EL3 configuration, BL2 is always resident. 46442be6fc5SDimitris Papastamos */ 46542be6fc5SDimitris Papastamos #if BL2_AT_EL3 46642be6fc5SDimitris Papastamos #define BL31_LIMIT BL2_BASE 46742be6fc5SDimitris Papastamos #else 468b4315306SDan Handley #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 4694518dd9aSDavid Wang #endif 47042be6fc5SDimitris Papastamos #endif 471b4315306SDan Handley 472402b3cf8SJulius Werner #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME 473b4315306SDan Handley /******************************************************************************* 4745744e874SSoby Mathew * BL32 specific defines for EL3 runtime in AArch32 mode 4755744e874SSoby Mathew ******************************************************************************/ 4765744e874SSoby Mathew # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME 4777285fd5fSManish Pandey /* Ensure Position Independent support (PIE) is enabled for this config.*/ 4787285fd5fSManish Pandey # if !ENABLE_PIE 4797285fd5fSManish Pandey # error "BL32 must be a PIE if RESET_TO_SP_MIN=1." 4807285fd5fSManish Pandey #endif 481c099cd39SSoby Mathew /* 4827285fd5fSManish Pandey * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely 4837285fd5fSManish Pandey * used for building BL32 and not used for loading BL32. 484c099cd39SSoby Mathew */ 4857285fd5fSManish Pandey # define BL32_BASE 0x0 4867285fd5fSManish Pandey # define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE 4875744e874SSoby Mathew # else 488c099cd39SSoby Mathew /* Put BL32 below BL2 in the Trusted SRAM.*/ 489c099cd39SSoby Mathew # define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 490c099cd39SSoby Mathew - PLAT_ARM_MAX_BL32_SIZE) 491c099cd39SSoby Mathew # define BL32_PROGBITS_LIMIT BL2_BASE 4925744e874SSoby Mathew # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 4935744e874SSoby Mathew # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */ 4945744e874SSoby Mathew 4955744e874SSoby Mathew #else 4965744e874SSoby Mathew /******************************************************************************* 4975744e874SSoby Mathew * BL32 specific defines for EL3 runtime in AArch64 mode 498b4315306SDan Handley ******************************************************************************/ 499b4315306SDan Handley /* 500b4315306SDan Handley * On ARM standard platforms, the TSP can execute from Trusted SRAM, 501b4315306SDan Handley * Trusted DRAM (if available) or the DRAM region secured by the TrustZone 502b4315306SDan Handley * controller. 503b4315306SDan Handley */ 504538b0020SPaul Beesley # if SPM_MM 505e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 506e29efeb1SAntonio Nino Diaz # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) 507e29efeb1SAntonio Nino Diaz # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 508e29efeb1SAntonio Nino Diaz # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 509e29efeb1SAntonio Nino Diaz ARM_AP_TZC_DRAM1_SIZE) 51064758c97SAchin Gupta # elif defined(SPD_spmd) 51164758c97SAchin Gupta # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) 51264758c97SAchin Gupta # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) 513d32113c7SArunachalam Ganapathy # define BL32_BASE PLAT_ARM_SPMC_BASE 514d32113c7SArunachalam Ganapathy # define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \ 515d32113c7SArunachalam Ganapathy PLAT_ARM_SPMC_SIZE) 516e29efeb1SAntonio Nino Diaz # elif ARM_BL31_IN_DRAM 5174518dd9aSDavid Wang # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ 5184518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 5194518dd9aSDavid Wang # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ 5204518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 5214518dd9aSDavid Wang # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ 5224518dd9aSDavid Wang PLAT_ARM_MAX_BL31_SIZE) 5234518dd9aSDavid Wang # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 5244518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) 5254518dd9aSDavid Wang # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID 526b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE 527b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE 528c099cd39SSoby Mathew # define TSP_PROGBITS_LIMIT BL31_BASE 52904e06973SManish V Badarkhe # define BL32_BASE ARM_FW_CONFIGS_LIMIT 530b4315306SDan Handley # define BL32_LIMIT BL31_BASE 531b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID 532b4315306SDan Handley # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE 533b4315306SDan Handley # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE 534b4315306SDan Handley # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE 535b4315306SDan Handley # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ 536f21c6321SAntonio Nino Diaz + (UL(1) << 21)) 537b4315306SDan Handley # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID 538b4315306SDan Handley # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE 539b4315306SDan Handley # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE 540b4315306SDan Handley # define BL32_BASE ARM_AP_TZC_DRAM1_BASE 541b4315306SDan Handley # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ 542b4315306SDan Handley ARM_AP_TZC_DRAM1_SIZE) 543b4315306SDan Handley # else 544b4315306SDan Handley # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" 545b4315306SDan Handley # endif 546402b3cf8SJulius Werner #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */ 547b4315306SDan Handley 548e29efeb1SAntonio Nino Diaz /* 549e29efeb1SAntonio Nino Diaz * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no 55064758c97SAchin Gupta * SPD and no SPM-MM, as they are the only ones that can be used as BL32. 551e29efeb1SAntonio Nino Diaz */ 552402b3cf8SJulius Werner #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME 553538b0020SPaul Beesley # if defined(SPD_none) && !SPM_MM 55481d139d5SAntonio Nino Diaz # undef BL32_BASE 555538b0020SPaul Beesley # endif /* defined(SPD_none) && !SPM_MM */ 556402b3cf8SJulius Werner #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */ 55781d139d5SAntonio Nino Diaz 558436223deSYatharth Kochar /******************************************************************************* 559436223deSYatharth Kochar * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. 560436223deSYatharth Kochar ******************************************************************************/ 561436223deSYatharth Kochar #define BL2U_BASE BL2_BASE 5625744e874SSoby Mathew #define BL2U_LIMIT BL2_LIMIT 5635744e874SSoby Mathew 564436223deSYatharth Kochar #define NS_BL2U_BASE ARM_NS_DRAM1_BASE 565f21c6321SAntonio Nino Diaz #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000)) 566436223deSYatharth Kochar 567b4315306SDan Handley /* 568b4315306SDan Handley * ID of the secure physical generic timer interrupt used by the TSP. 569b4315306SDan Handley */ 570b4315306SDan Handley #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER 571b4315306SDan Handley 572b4315306SDan Handley 573e25e6f41SVikram Kanigiri /* 574e25e6f41SVikram Kanigiri * One cache line needed for bakery locks on ARM platforms 575e25e6f41SVikram Kanigiri */ 576e25e6f41SVikram Kanigiri #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) 577e25e6f41SVikram Kanigiri 5780bef0edfSJeenu Viswambharan /* Priority levels for ARM platforms */ 5790b9ce906SJeenu Viswambharan #define PLAT_RAS_PRI 0x10 5800bef0edfSJeenu Viswambharan #define PLAT_SDEI_CRITICAL_PRI 0x60 5810bef0edfSJeenu Viswambharan #define PLAT_SDEI_NORMAL_PRI 0x70 5820bef0edfSJeenu Viswambharan 5830bef0edfSJeenu Viswambharan /* ARM platforms use 3 upper bits of secure interrupt priority */ 584262aceaaSSandeep Tripathy #define PLAT_PRI_BITS 3 585e25e6f41SVikram Kanigiri 5860baec2abSJeenu Viswambharan /* SGI used for SDEI signalling */ 5870baec2abSJeenu Viswambharan #define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0 5880baec2abSJeenu Viswambharan 589cbf9e84aSBalint Dobszay #if SDEI_IN_FCONF 590cbf9e84aSBalint Dobszay /* ARM SDEI dynamic private event max count */ 591cbf9e84aSBalint Dobszay #define ARM_SDEI_DP_EVENT_MAX_CNT 3 592cbf9e84aSBalint Dobszay 593cbf9e84aSBalint Dobszay /* ARM SDEI dynamic shared event max count */ 594cbf9e84aSBalint Dobszay #define ARM_SDEI_DS_EVENT_MAX_CNT 3 595cbf9e84aSBalint Dobszay #else 5960baec2abSJeenu Viswambharan /* ARM SDEI dynamic private event numbers */ 5970baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_0 1000 5980baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_1 1001 5990baec2abSJeenu Viswambharan #define ARM_SDEI_DP_EVENT_2 1002 6000baec2abSJeenu Viswambharan 6010baec2abSJeenu Viswambharan /* ARM SDEI dynamic shared event numbers */ 6020baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_0 2000 6030baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_1 2001 6040baec2abSJeenu Viswambharan #define ARM_SDEI_DS_EVENT_2 2002 6050baec2abSJeenu Viswambharan 6067bdf0c1fSJeenu Viswambharan #define ARM_SDEI_PRIVATE_EVENTS \ 6077bdf0c1fSJeenu Viswambharan SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \ 6087bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 6097bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 6107bdf0c1fSJeenu Viswambharan SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) 6117bdf0c1fSJeenu Viswambharan 6127bdf0c1fSJeenu Viswambharan #define ARM_SDEI_SHARED_EVENTS \ 6137bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 6147bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ 6157bdf0c1fSJeenu Viswambharan SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) 616cbf9e84aSBalint Dobszay #endif /* SDEI_IN_FCONF */ 6177bdf0c1fSJeenu Viswambharan 6181083b2b3SAntonio Nino Diaz #endif /* ARM_DEF_H */ 619