xref: /rk3399_ARM-atf/include/plat/arm/board/common/v2m_def.h (revision e02f469f88e86c6bf90ba58b219b6629fad6e82c)
1b4315306SDan Handley /*
2*e02f469fSSathees Balya  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6*e02f469fSSathees Balya #ifndef V2M_DEF_H
7*e02f469fSSathees Balya #define V2M_DEF_H
8b4315306SDan Handley 
93b211ff5SAntonio Nino Diaz #include <arm_xlat_tables.h>
10b4315306SDan Handley 
11b4315306SDan Handley 
12b4315306SDan Handley /* V2M motherboard system registers & offsets */
13*e02f469fSSathees Balya #define V2M_SYSREGS_BASE		UL(0x1c010000)
14*e02f469fSSathees Balya #define V2M_SYS_ID			UL(0x0)
15*e02f469fSSathees Balya #define V2M_SYS_SWITCH			UL(0x4)
16*e02f469fSSathees Balya #define V2M_SYS_LED			UL(0x8)
17*e02f469fSSathees Balya #define V2M_SYS_NVFLAGS			UL(0x38)
18*e02f469fSSathees Balya #define V2M_SYS_NVFLAGSSET		UL(0x38)
19*e02f469fSSathees Balya #define V2M_SYS_NVFLAGSCLR		UL(0x3c)
20*e02f469fSSathees Balya #define V2M_SYS_CFGDATA			UL(0xa0)
21*e02f469fSSathees Balya #define V2M_SYS_CFGCTRL			UL(0xa4)
22*e02f469fSSathees Balya #define V2M_SYS_CFGSTATUS		UL(0xa8)
23b4315306SDan Handley 
24*e02f469fSSathees Balya #define V2M_CFGCTRL_START		BIT_32(31)
25*e02f469fSSathees Balya #define V2M_CFGCTRL_RW			BIT_32(30)
26b4315306SDan Handley #define V2M_CFGCTRL_FUNC_SHIFT		20
27*e02f469fSSathees Balya #define V2M_CFGCTRL_FUNC(fn)		((fn) << V2M_CFGCTRL_FUNC_SHIFT)
28*e02f469fSSathees Balya #define V2M_FUNC_CLK_GEN		U(0x01)
29*e02f469fSSathees Balya #define V2M_FUNC_TEMP			U(0x04)
30*e02f469fSSathees Balya #define V2M_FUNC_DB_RESET		U(0x05)
31*e02f469fSSathees Balya #define V2M_FUNC_SCC_CFG		U(0x06)
32*e02f469fSSathees Balya #define V2M_FUNC_SHUTDOWN		U(0x08)
33*e02f469fSSathees Balya #define V2M_FUNC_REBOOT			U(0x09)
34b4315306SDan Handley 
354da6f6cdSSathees Balya /* NVFLAGS in the V2M motherboard which is preserved after a watchdog reset */
364da6f6cdSSathees Balya  #define V2M_SYS_NVFLAGS_ADDR		(V2M_SYSREGS_BASE + V2M_SYS_NVFLAGS)
374da6f6cdSSathees Balya 
38b4315306SDan Handley /*
39b4315306SDan Handley  * V2M sysled bit definitions. The values written to this
40b4315306SDan Handley  * register are defined in arch.h & runtime_svc.h. Only
41b4315306SDan Handley  * used by the primary cpu to diagnose any cold boot issues.
42b4315306SDan Handley  *
43b4315306SDan Handley  * SYS_LED[0]   - Security state (S=0/NS=1)
44b4315306SDan Handley  * SYS_LED[2:1] - Exception Level (EL3-EL0)
45b4315306SDan Handley  * SYS_LED[7:3] - Exception Class (Sync/Async & origin)
46b4315306SDan Handley  *
47b4315306SDan Handley  */
48b4315306SDan Handley #define V2M_SYS_LED_SS_SHIFT		0x0
49b4315306SDan Handley #define V2M_SYS_LED_EL_SHIFT		0x1
50b4315306SDan Handley #define V2M_SYS_LED_EC_SHIFT		0x3
51b4315306SDan Handley 
52b4315306SDan Handley #define V2M_SYS_LED_SS_MASK		0x1
53b4315306SDan Handley #define V2M_SYS_LED_EL_MASK		0x3
54b4315306SDan Handley #define V2M_SYS_LED_EC_MASK		0x1f
55b4315306SDan Handley 
56b4315306SDan Handley /* V2M sysid register bits */
57b4315306SDan Handley #define V2M_SYS_ID_REV_SHIFT		28
58b4315306SDan Handley #define V2M_SYS_ID_HBI_SHIFT		16
59b4315306SDan Handley #define V2M_SYS_ID_BLD_SHIFT		12
60b4315306SDan Handley #define V2M_SYS_ID_ARCH_SHIFT		8
61b4315306SDan Handley #define V2M_SYS_ID_FPGA_SHIFT		0
62b4315306SDan Handley 
63b4315306SDan Handley #define V2M_SYS_ID_REV_MASK		0xf
64b4315306SDan Handley #define V2M_SYS_ID_HBI_MASK		0xfff
65b4315306SDan Handley #define V2M_SYS_ID_BLD_MASK		0xf
66b4315306SDan Handley #define V2M_SYS_ID_ARCH_MASK		0xf
67b4315306SDan Handley #define V2M_SYS_ID_FPGA_MASK		0xff
68b4315306SDan Handley 
69b4315306SDan Handley #define V2M_SYS_ID_BLD_LENGTH		4
70b4315306SDan Handley 
71b4315306SDan Handley 
72b4315306SDan Handley /* NOR Flash */
73b4315306SDan Handley #define V2M_FLASH0_BASE			0x08000000
74b4315306SDan Handley #define V2M_FLASH0_SIZE			0x04000000
75f145403cSRoberto Vargas #define V2M_FLASH_BLOCK_SIZE		0x00040000	/* 256 KB */
76b4315306SDan Handley 
77b4315306SDan Handley #define V2M_IOFPGA_BASE			0x1c000000
78b4315306SDan Handley #define V2M_IOFPGA_SIZE			0x03000000
79b4315306SDan Handley 
80b4315306SDan Handley /* PL011 UART related constants */
81b4315306SDan Handley #define V2M_IOFPGA_UART0_BASE		0x1c090000
82b4315306SDan Handley #define V2M_IOFPGA_UART1_BASE		0x1c0a0000
83b4315306SDan Handley #define V2M_IOFPGA_UART2_BASE		0x1c0b0000
84b4315306SDan Handley #define V2M_IOFPGA_UART3_BASE		0x1c0c0000
85b4315306SDan Handley 
86b4315306SDan Handley #define V2M_IOFPGA_UART0_CLK_IN_HZ	24000000
87b4315306SDan Handley #define V2M_IOFPGA_UART1_CLK_IN_HZ	24000000
88b4315306SDan Handley #define V2M_IOFPGA_UART2_CLK_IN_HZ	24000000
89b4315306SDan Handley #define V2M_IOFPGA_UART3_CLK_IN_HZ	24000000
90b4315306SDan Handley 
91b49b3221SRyan Harkin /* SP804 timer related constants */
92b49b3221SRyan Harkin #define V2M_SP804_TIMER0_BASE		0x1C110000
93b49b3221SRyan Harkin #define V2M_SP804_TIMER1_BASE		0x1C120000
94b4315306SDan Handley 
95540a5ba8SJuan Castillo /* SP810 controller */
96540a5ba8SJuan Castillo #define V2M_SP810_BASE			0x1c020000
97540a5ba8SJuan Castillo #define V2M_SP810_CTRL_TIM0_SEL		(1 << 15)
98540a5ba8SJuan Castillo #define V2M_SP810_CTRL_TIM1_SEL		(1 << 17)
99540a5ba8SJuan Castillo #define V2M_SP810_CTRL_TIM2_SEL		(1 << 19)
100540a5ba8SJuan Castillo #define V2M_SP810_CTRL_TIM3_SEL		(1 << 21)
101540a5ba8SJuan Castillo 
10291fad655SSandrine Bailleux /*
10391fad655SSandrine Bailleux  * The flash can be mapped either as read-only or read-write.
10491fad655SSandrine Bailleux  *
10591fad655SSandrine Bailleux  * If it is read-write then it should also be mapped as device memory because
10691fad655SSandrine Bailleux  * NOR flash programming involves sending a fixed, ordered sequence of commands.
10791fad655SSandrine Bailleux  *
10891fad655SSandrine Bailleux  * If it is read-only then it should also be mapped as:
10991fad655SSandrine Bailleux  * - Normal memory, because reading from NOR flash is transparent, it is like
11091fad655SSandrine Bailleux  *   reading from RAM.
11191fad655SSandrine Bailleux  * - Non-executable by default. If some parts of the flash need to be executable
11291fad655SSandrine Bailleux  *   then platform code is responsible for re-mapping the appropriate portion
11391fad655SSandrine Bailleux  *   of it as executable.
11491fad655SSandrine Bailleux  */
1157b4c1405SJuan Castillo #define V2M_MAP_FLASH0_RW		MAP_REGION_FLAT(V2M_FLASH0_BASE,\
1167b4c1405SJuan Castillo 						V2M_FLASH0_SIZE,	\
1177b4c1405SJuan Castillo 						MT_DEVICE | MT_RW | MT_SECURE)
1187b4c1405SJuan Castillo 
1197b4c1405SJuan Castillo #define V2M_MAP_FLASH0_RO		MAP_REGION_FLAT(V2M_FLASH0_BASE,\
120b4315306SDan Handley 						V2M_FLASH0_SIZE,	\
12191fad655SSandrine Bailleux 						MT_RO_DATA | MT_SECURE)
122b4315306SDan Handley 
123b4315306SDan Handley #define V2M_MAP_IOFPGA			MAP_REGION_FLAT(V2M_IOFPGA_BASE,\
124b4315306SDan Handley 						V2M_IOFPGA_SIZE,		\
125b4315306SDan Handley 						MT_DEVICE | MT_RW | MT_SECURE)
126b4315306SDan Handley 
127e29efeb1SAntonio Nino Diaz /* Region equivalent to V2M_MAP_IOFPGA suitable for mapping at EL0 */
128e29efeb1SAntonio Nino Diaz #define V2M_MAP_IOFPGA_EL0		MAP_REGION_FLAT(		\
129e29efeb1SAntonio Nino Diaz 						V2M_IOFPGA_BASE,	\
130e29efeb1SAntonio Nino Diaz 						V2M_IOFPGA_SIZE,	\
131e29efeb1SAntonio Nino Diaz 						MT_DEVICE | MT_RW | MT_SECURE | MT_USER)
132b4315306SDan Handley 
133b4315306SDan Handley 
134*e02f469fSSathees Balya #endif /* V2M_DEF_H */
135