xref: /rk3399_ARM-atf/include/lib/xlat_tables/xlat_tables_defs.h (revision 7bb01fb29af23fe63f97d4c94827274feee5baf1)
1*7bb01fb2SAntonio Nino Diaz /*
2*7bb01fb2SAntonio Nino Diaz  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3*7bb01fb2SAntonio Nino Diaz  *
4*7bb01fb2SAntonio Nino Diaz  * Redistribution and use in source and binary forms, with or without
5*7bb01fb2SAntonio Nino Diaz  * modification, are permitted provided that the following conditions are met:
6*7bb01fb2SAntonio Nino Diaz  *
7*7bb01fb2SAntonio Nino Diaz  * Redistributions of source code must retain the above copyright notice, this
8*7bb01fb2SAntonio Nino Diaz  * list of conditions and the following disclaimer.
9*7bb01fb2SAntonio Nino Diaz  *
10*7bb01fb2SAntonio Nino Diaz  * Redistributions in binary form must reproduce the above copyright notice,
11*7bb01fb2SAntonio Nino Diaz  * this list of conditions and the following disclaimer in the documentation
12*7bb01fb2SAntonio Nino Diaz  * and/or other materials provided with the distribution.
13*7bb01fb2SAntonio Nino Diaz  *
14*7bb01fb2SAntonio Nino Diaz  * Neither the name of ARM nor the names of its contributors may be used
15*7bb01fb2SAntonio Nino Diaz  * to endorse or promote products derived from this software without specific
16*7bb01fb2SAntonio Nino Diaz  * prior written permission.
17*7bb01fb2SAntonio Nino Diaz  *
18*7bb01fb2SAntonio Nino Diaz  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19*7bb01fb2SAntonio Nino Diaz  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20*7bb01fb2SAntonio Nino Diaz  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21*7bb01fb2SAntonio Nino Diaz  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22*7bb01fb2SAntonio Nino Diaz  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23*7bb01fb2SAntonio Nino Diaz  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24*7bb01fb2SAntonio Nino Diaz  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25*7bb01fb2SAntonio Nino Diaz  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26*7bb01fb2SAntonio Nino Diaz  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27*7bb01fb2SAntonio Nino Diaz  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28*7bb01fb2SAntonio Nino Diaz  * POSSIBILITY OF SUCH DAMAGE.
29*7bb01fb2SAntonio Nino Diaz  */
30*7bb01fb2SAntonio Nino Diaz 
31*7bb01fb2SAntonio Nino Diaz #ifndef __XLAT_TABLES_DEFS_H__
32*7bb01fb2SAntonio Nino Diaz #define __XLAT_TABLES_DEFS_H__
33*7bb01fb2SAntonio Nino Diaz 
34*7bb01fb2SAntonio Nino Diaz #include <utils.h>
35*7bb01fb2SAntonio Nino Diaz 
36*7bb01fb2SAntonio Nino Diaz /* Miscellaneous MMU related constants */
37*7bb01fb2SAntonio Nino Diaz #define NUM_2MB_IN_GB		(1 << 9)
38*7bb01fb2SAntonio Nino Diaz #define NUM_4K_IN_2MB		(1 << 9)
39*7bb01fb2SAntonio Nino Diaz #define NUM_GB_IN_4GB		(1 << 2)
40*7bb01fb2SAntonio Nino Diaz 
41*7bb01fb2SAntonio Nino Diaz #define TWO_MB_SHIFT		21
42*7bb01fb2SAntonio Nino Diaz #define ONE_GB_SHIFT		30
43*7bb01fb2SAntonio Nino Diaz #define FOUR_KB_SHIFT		12
44*7bb01fb2SAntonio Nino Diaz 
45*7bb01fb2SAntonio Nino Diaz #define ONE_GB_INDEX(x)		((x) >> ONE_GB_SHIFT)
46*7bb01fb2SAntonio Nino Diaz #define TWO_MB_INDEX(x)		((x) >> TWO_MB_SHIFT)
47*7bb01fb2SAntonio Nino Diaz #define FOUR_KB_INDEX(x)	((x) >> FOUR_KB_SHIFT)
48*7bb01fb2SAntonio Nino Diaz 
49*7bb01fb2SAntonio Nino Diaz #define INVALID_DESC		0x0
50*7bb01fb2SAntonio Nino Diaz #define BLOCK_DESC		0x1 /* Table levels 0-2 */
51*7bb01fb2SAntonio Nino Diaz #define TABLE_DESC		0x3 /* Table levels 0-2 */
52*7bb01fb2SAntonio Nino Diaz #define PAGE_DESC		0x3 /* Table level 3 */
53*7bb01fb2SAntonio Nino Diaz #define DESC_MASK		0x3
54*7bb01fb2SAntonio Nino Diaz 
55*7bb01fb2SAntonio Nino Diaz #define FIRST_LEVEL_DESC_N	ONE_GB_SHIFT
56*7bb01fb2SAntonio Nino Diaz #define SECOND_LEVEL_DESC_N	TWO_MB_SHIFT
57*7bb01fb2SAntonio Nino Diaz #define THIRD_LEVEL_DESC_N	FOUR_KB_SHIFT
58*7bb01fb2SAntonio Nino Diaz 
59*7bb01fb2SAntonio Nino Diaz #define XN			(ULL(1) << 2)
60*7bb01fb2SAntonio Nino Diaz #define PXN			(ULL(1) << 1)
61*7bb01fb2SAntonio Nino Diaz #define CONT_HINT		(ULL(1) << 0)
62*7bb01fb2SAntonio Nino Diaz #define UPPER_ATTRS(x)		(((x) & ULL(0x7)) << 52)
63*7bb01fb2SAntonio Nino Diaz 
64*7bb01fb2SAntonio Nino Diaz #define NON_GLOBAL		(1 << 9)
65*7bb01fb2SAntonio Nino Diaz #define ACCESS_FLAG		(1 << 8)
66*7bb01fb2SAntonio Nino Diaz #define NSH			(0x0 << 6)
67*7bb01fb2SAntonio Nino Diaz #define OSH			(0x2 << 6)
68*7bb01fb2SAntonio Nino Diaz #define ISH			(0x3 << 6)
69*7bb01fb2SAntonio Nino Diaz 
70*7bb01fb2SAntonio Nino Diaz #define TABLE_ADDR_MASK		ULL(0x0000FFFFFFFFF000)
71*7bb01fb2SAntonio Nino Diaz 
72*7bb01fb2SAntonio Nino Diaz #define PAGE_SIZE_SHIFT		FOUR_KB_SHIFT /* 4, 16 or 64 KB */
73*7bb01fb2SAntonio Nino Diaz #define PAGE_SIZE		(1 << PAGE_SIZE_SHIFT)
74*7bb01fb2SAntonio Nino Diaz #define PAGE_SIZE_MASK		(PAGE_SIZE - 1)
75*7bb01fb2SAntonio Nino Diaz #define IS_PAGE_ALIGNED(addr)	(((addr) & PAGE_SIZE_MASK) == 0)
76*7bb01fb2SAntonio Nino Diaz 
77*7bb01fb2SAntonio Nino Diaz #define XLAT_ENTRY_SIZE_SHIFT	3 /* Each MMU table entry is 8 bytes (1 << 3) */
78*7bb01fb2SAntonio Nino Diaz #define XLAT_ENTRY_SIZE		(1 << XLAT_ENTRY_SIZE_SHIFT)
79*7bb01fb2SAntonio Nino Diaz 
80*7bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_SIZE_SHIFT	PAGE_SIZE_SHIFT /* Size of one complete table */
81*7bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_SIZE		(1 << XLAT_TABLE_SIZE_SHIFT)
82*7bb01fb2SAntonio Nino Diaz 
83*7bb01fb2SAntonio Nino Diaz #ifdef AARCH32
84*7bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_LEVEL_MIN	1
85*7bb01fb2SAntonio Nino Diaz #else
86*7bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_LEVEL_MIN	0
87*7bb01fb2SAntonio Nino Diaz #endif /* AARCH32 */
88*7bb01fb2SAntonio Nino Diaz 
89*7bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_LEVEL_MAX	3
90*7bb01fb2SAntonio Nino Diaz 
91*7bb01fb2SAntonio Nino Diaz /* Values for number of entries in each MMU translation table */
92*7bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES_SHIFT (XLAT_TABLE_SIZE_SHIFT - XLAT_ENTRY_SIZE_SHIFT)
93*7bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES	(1 << XLAT_TABLE_ENTRIES_SHIFT)
94*7bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES_MASK	(XLAT_TABLE_ENTRIES - 1)
95*7bb01fb2SAntonio Nino Diaz 
96*7bb01fb2SAntonio Nino Diaz /* Values to convert a memory address to an index into a translation table */
97*7bb01fb2SAntonio Nino Diaz #define L3_XLAT_ADDRESS_SHIFT	PAGE_SIZE_SHIFT
98*7bb01fb2SAntonio Nino Diaz #define L2_XLAT_ADDRESS_SHIFT	(L3_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
99*7bb01fb2SAntonio Nino Diaz #define L1_XLAT_ADDRESS_SHIFT	(L2_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
100*7bb01fb2SAntonio Nino Diaz #define L0_XLAT_ADDRESS_SHIFT	(L1_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
101*7bb01fb2SAntonio Nino Diaz #define XLAT_ADDR_SHIFT(level)	(PAGE_SIZE_SHIFT + \
102*7bb01fb2SAntonio Nino Diaz 		  ((XLAT_TABLE_LEVEL_MAX - (level)) * XLAT_TABLE_ENTRIES_SHIFT))
103*7bb01fb2SAntonio Nino Diaz 
104*7bb01fb2SAntonio Nino Diaz #define XLAT_BLOCK_SIZE(level)	((u_register_t)1 << XLAT_ADDR_SHIFT(level))
105*7bb01fb2SAntonio Nino Diaz /* Mask to get the bits used to index inside a block of a certain level */
106*7bb01fb2SAntonio Nino Diaz #define XLAT_BLOCK_MASK(level)	(XLAT_BLOCK_SIZE(level) - 1)
107*7bb01fb2SAntonio Nino Diaz /* Mask to get the address bits common to a block of a certain table level*/
108*7bb01fb2SAntonio Nino Diaz #define XLAT_ADDR_MASK(level)	(~XLAT_BLOCK_MASK(level))
109*7bb01fb2SAntonio Nino Diaz 
110*7bb01fb2SAntonio Nino Diaz /*
111*7bb01fb2SAntonio Nino Diaz  * AP[1] bit is ignored by hardware and is
112*7bb01fb2SAntonio Nino Diaz  * treated as if it is One in EL2/EL3
113*7bb01fb2SAntonio Nino Diaz  */
114*7bb01fb2SAntonio Nino Diaz #define AP_RO				(0x1 << 5)
115*7bb01fb2SAntonio Nino Diaz #define AP_RW				(0x0 << 5)
116*7bb01fb2SAntonio Nino Diaz 
117*7bb01fb2SAntonio Nino Diaz #define NS				(0x1 << 3)
118*7bb01fb2SAntonio Nino Diaz #define ATTR_NON_CACHEABLE_INDEX	0x2
119*7bb01fb2SAntonio Nino Diaz #define ATTR_DEVICE_INDEX		0x1
120*7bb01fb2SAntonio Nino Diaz #define ATTR_IWBWA_OWBWA_NTR_INDEX	0x0
121*7bb01fb2SAntonio Nino Diaz #define LOWER_ATTRS(x)			(((x) & 0xfff) << 2)
122*7bb01fb2SAntonio Nino Diaz /* Normal Memory, Outer Write-Through non-transient, Inner Non-cacheable */
123*7bb01fb2SAntonio Nino Diaz #define ATTR_NON_CACHEABLE		(0x44)
124*7bb01fb2SAntonio Nino Diaz /* Device-nGnRE */
125*7bb01fb2SAntonio Nino Diaz #define ATTR_DEVICE			(0x4)
126*7bb01fb2SAntonio Nino Diaz /* Normal Memory, Outer Write-Back non-transient, Inner Write-Back non-transient */
127*7bb01fb2SAntonio Nino Diaz #define ATTR_IWBWA_OWBWA_NTR		(0xff)
128*7bb01fb2SAntonio Nino Diaz #define MAIR_ATTR_SET(attr, index)	((attr) << ((index) << 3))
129*7bb01fb2SAntonio Nino Diaz #define ATTR_INDEX_MASK			0x3
130*7bb01fb2SAntonio Nino Diaz #define ATTR_INDEX_GET(attr)		(((attr) >> 2) & ATTR_INDEX_MASK)
131*7bb01fb2SAntonio Nino Diaz 
132*7bb01fb2SAntonio Nino Diaz /*
133*7bb01fb2SAntonio Nino Diaz  * Flags to override default values used to program system registers while
134*7bb01fb2SAntonio Nino Diaz  * enabling the MMU.
135*7bb01fb2SAntonio Nino Diaz  */
136*7bb01fb2SAntonio Nino Diaz #define DISABLE_DCACHE			(1 << 0)
137*7bb01fb2SAntonio Nino Diaz 
138*7bb01fb2SAntonio Nino Diaz #endif /* __XLAT_TABLES_DEFS_H__ */
139