xref: /rk3399_ARM-atf/include/lib/xlat_tables/xlat_tables_defs.h (revision 53d9c9c85bc49845c4c40315e1ab29d627a1f8c3)
17bb01fb2SAntonio Nino Diaz /*
27bb01fb2SAntonio Nino Diaz  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
37bb01fb2SAntonio Nino Diaz  *
47bb01fb2SAntonio Nino Diaz  * Redistribution and use in source and binary forms, with or without
57bb01fb2SAntonio Nino Diaz  * modification, are permitted provided that the following conditions are met:
67bb01fb2SAntonio Nino Diaz  *
77bb01fb2SAntonio Nino Diaz  * Redistributions of source code must retain the above copyright notice, this
87bb01fb2SAntonio Nino Diaz  * list of conditions and the following disclaimer.
97bb01fb2SAntonio Nino Diaz  *
107bb01fb2SAntonio Nino Diaz  * Redistributions in binary form must reproduce the above copyright notice,
117bb01fb2SAntonio Nino Diaz  * this list of conditions and the following disclaimer in the documentation
127bb01fb2SAntonio Nino Diaz  * and/or other materials provided with the distribution.
137bb01fb2SAntonio Nino Diaz  *
147bb01fb2SAntonio Nino Diaz  * Neither the name of ARM nor the names of its contributors may be used
157bb01fb2SAntonio Nino Diaz  * to endorse or promote products derived from this software without specific
167bb01fb2SAntonio Nino Diaz  * prior written permission.
177bb01fb2SAntonio Nino Diaz  *
187bb01fb2SAntonio Nino Diaz  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
197bb01fb2SAntonio Nino Diaz  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
207bb01fb2SAntonio Nino Diaz  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
217bb01fb2SAntonio Nino Diaz  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
227bb01fb2SAntonio Nino Diaz  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
237bb01fb2SAntonio Nino Diaz  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
247bb01fb2SAntonio Nino Diaz  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
257bb01fb2SAntonio Nino Diaz  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
267bb01fb2SAntonio Nino Diaz  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
277bb01fb2SAntonio Nino Diaz  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
287bb01fb2SAntonio Nino Diaz  * POSSIBILITY OF SUCH DAMAGE.
297bb01fb2SAntonio Nino Diaz  */
307bb01fb2SAntonio Nino Diaz 
317bb01fb2SAntonio Nino Diaz #ifndef __XLAT_TABLES_DEFS_H__
327bb01fb2SAntonio Nino Diaz #define __XLAT_TABLES_DEFS_H__
337bb01fb2SAntonio Nino Diaz 
34*53d9c9c8SScott Branden #include <utils_def.h>
357bb01fb2SAntonio Nino Diaz 
367bb01fb2SAntonio Nino Diaz /* Miscellaneous MMU related constants */
377bb01fb2SAntonio Nino Diaz #define NUM_2MB_IN_GB		(1 << 9)
387bb01fb2SAntonio Nino Diaz #define NUM_4K_IN_2MB		(1 << 9)
397bb01fb2SAntonio Nino Diaz #define NUM_GB_IN_4GB		(1 << 2)
407bb01fb2SAntonio Nino Diaz 
417bb01fb2SAntonio Nino Diaz #define TWO_MB_SHIFT		21
427bb01fb2SAntonio Nino Diaz #define ONE_GB_SHIFT		30
437bb01fb2SAntonio Nino Diaz #define FOUR_KB_SHIFT		12
447bb01fb2SAntonio Nino Diaz 
457bb01fb2SAntonio Nino Diaz #define ONE_GB_INDEX(x)		((x) >> ONE_GB_SHIFT)
467bb01fb2SAntonio Nino Diaz #define TWO_MB_INDEX(x)		((x) >> TWO_MB_SHIFT)
477bb01fb2SAntonio Nino Diaz #define FOUR_KB_INDEX(x)	((x) >> FOUR_KB_SHIFT)
487bb01fb2SAntonio Nino Diaz 
497bb01fb2SAntonio Nino Diaz #define INVALID_DESC		0x0
507bb01fb2SAntonio Nino Diaz #define BLOCK_DESC		0x1 /* Table levels 0-2 */
517bb01fb2SAntonio Nino Diaz #define TABLE_DESC		0x3 /* Table levels 0-2 */
527bb01fb2SAntonio Nino Diaz #define PAGE_DESC		0x3 /* Table level 3 */
537bb01fb2SAntonio Nino Diaz #define DESC_MASK		0x3
547bb01fb2SAntonio Nino Diaz 
557bb01fb2SAntonio Nino Diaz #define FIRST_LEVEL_DESC_N	ONE_GB_SHIFT
567bb01fb2SAntonio Nino Diaz #define SECOND_LEVEL_DESC_N	TWO_MB_SHIFT
577bb01fb2SAntonio Nino Diaz #define THIRD_LEVEL_DESC_N	FOUR_KB_SHIFT
587bb01fb2SAntonio Nino Diaz 
597bb01fb2SAntonio Nino Diaz #define XN			(ULL(1) << 2)
607bb01fb2SAntonio Nino Diaz #define PXN			(ULL(1) << 1)
617bb01fb2SAntonio Nino Diaz #define CONT_HINT		(ULL(1) << 0)
627bb01fb2SAntonio Nino Diaz #define UPPER_ATTRS(x)		(((x) & ULL(0x7)) << 52)
637bb01fb2SAntonio Nino Diaz 
647bb01fb2SAntonio Nino Diaz #define NON_GLOBAL		(1 << 9)
657bb01fb2SAntonio Nino Diaz #define ACCESS_FLAG		(1 << 8)
667bb01fb2SAntonio Nino Diaz #define NSH			(0x0 << 6)
677bb01fb2SAntonio Nino Diaz #define OSH			(0x2 << 6)
687bb01fb2SAntonio Nino Diaz #define ISH			(0x3 << 6)
697bb01fb2SAntonio Nino Diaz 
707bb01fb2SAntonio Nino Diaz #define TABLE_ADDR_MASK		ULL(0x0000FFFFFFFFF000)
717bb01fb2SAntonio Nino Diaz 
727bb01fb2SAntonio Nino Diaz #define PAGE_SIZE_SHIFT		FOUR_KB_SHIFT /* 4, 16 or 64 KB */
737bb01fb2SAntonio Nino Diaz #define PAGE_SIZE		(1 << PAGE_SIZE_SHIFT)
747bb01fb2SAntonio Nino Diaz #define PAGE_SIZE_MASK		(PAGE_SIZE - 1)
757bb01fb2SAntonio Nino Diaz #define IS_PAGE_ALIGNED(addr)	(((addr) & PAGE_SIZE_MASK) == 0)
767bb01fb2SAntonio Nino Diaz 
777bb01fb2SAntonio Nino Diaz #define XLAT_ENTRY_SIZE_SHIFT	3 /* Each MMU table entry is 8 bytes (1 << 3) */
787bb01fb2SAntonio Nino Diaz #define XLAT_ENTRY_SIZE		(1 << XLAT_ENTRY_SIZE_SHIFT)
797bb01fb2SAntonio Nino Diaz 
807bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_SIZE_SHIFT	PAGE_SIZE_SHIFT /* Size of one complete table */
817bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_SIZE		(1 << XLAT_TABLE_SIZE_SHIFT)
827bb01fb2SAntonio Nino Diaz 
837bb01fb2SAntonio Nino Diaz #ifdef AARCH32
847bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_LEVEL_MIN	1
857bb01fb2SAntonio Nino Diaz #else
867bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_LEVEL_MIN	0
877bb01fb2SAntonio Nino Diaz #endif /* AARCH32 */
887bb01fb2SAntonio Nino Diaz 
897bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_LEVEL_MAX	3
907bb01fb2SAntonio Nino Diaz 
917bb01fb2SAntonio Nino Diaz /* Values for number of entries in each MMU translation table */
927bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES_SHIFT (XLAT_TABLE_SIZE_SHIFT - XLAT_ENTRY_SIZE_SHIFT)
937bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES	(1 << XLAT_TABLE_ENTRIES_SHIFT)
947bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES_MASK	(XLAT_TABLE_ENTRIES - 1)
957bb01fb2SAntonio Nino Diaz 
967bb01fb2SAntonio Nino Diaz /* Values to convert a memory address to an index into a translation table */
977bb01fb2SAntonio Nino Diaz #define L3_XLAT_ADDRESS_SHIFT	PAGE_SIZE_SHIFT
987bb01fb2SAntonio Nino Diaz #define L2_XLAT_ADDRESS_SHIFT	(L3_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
997bb01fb2SAntonio Nino Diaz #define L1_XLAT_ADDRESS_SHIFT	(L2_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
1007bb01fb2SAntonio Nino Diaz #define L0_XLAT_ADDRESS_SHIFT	(L1_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
1017bb01fb2SAntonio Nino Diaz #define XLAT_ADDR_SHIFT(level)	(PAGE_SIZE_SHIFT + \
1027bb01fb2SAntonio Nino Diaz 		  ((XLAT_TABLE_LEVEL_MAX - (level)) * XLAT_TABLE_ENTRIES_SHIFT))
1037bb01fb2SAntonio Nino Diaz 
1047bb01fb2SAntonio Nino Diaz #define XLAT_BLOCK_SIZE(level)	((u_register_t)1 << XLAT_ADDR_SHIFT(level))
1057bb01fb2SAntonio Nino Diaz /* Mask to get the bits used to index inside a block of a certain level */
1067bb01fb2SAntonio Nino Diaz #define XLAT_BLOCK_MASK(level)	(XLAT_BLOCK_SIZE(level) - 1)
1077bb01fb2SAntonio Nino Diaz /* Mask to get the address bits common to a block of a certain table level*/
1087bb01fb2SAntonio Nino Diaz #define XLAT_ADDR_MASK(level)	(~XLAT_BLOCK_MASK(level))
1097bb01fb2SAntonio Nino Diaz 
1107bb01fb2SAntonio Nino Diaz /*
1117bb01fb2SAntonio Nino Diaz  * AP[1] bit is ignored by hardware and is
1127bb01fb2SAntonio Nino Diaz  * treated as if it is One in EL2/EL3
1137bb01fb2SAntonio Nino Diaz  */
1147bb01fb2SAntonio Nino Diaz #define AP_RO				(0x1 << 5)
1157bb01fb2SAntonio Nino Diaz #define AP_RW				(0x0 << 5)
1167bb01fb2SAntonio Nino Diaz 
1177bb01fb2SAntonio Nino Diaz #define NS				(0x1 << 3)
1187bb01fb2SAntonio Nino Diaz #define ATTR_NON_CACHEABLE_INDEX	0x2
1197bb01fb2SAntonio Nino Diaz #define ATTR_DEVICE_INDEX		0x1
1207bb01fb2SAntonio Nino Diaz #define ATTR_IWBWA_OWBWA_NTR_INDEX	0x0
1217bb01fb2SAntonio Nino Diaz #define LOWER_ATTRS(x)			(((x) & 0xfff) << 2)
1227bb01fb2SAntonio Nino Diaz /* Normal Memory, Outer Write-Through non-transient, Inner Non-cacheable */
1237bb01fb2SAntonio Nino Diaz #define ATTR_NON_CACHEABLE		(0x44)
1247bb01fb2SAntonio Nino Diaz /* Device-nGnRE */
1257bb01fb2SAntonio Nino Diaz #define ATTR_DEVICE			(0x4)
1267bb01fb2SAntonio Nino Diaz /* Normal Memory, Outer Write-Back non-transient, Inner Write-Back non-transient */
1277bb01fb2SAntonio Nino Diaz #define ATTR_IWBWA_OWBWA_NTR		(0xff)
1287bb01fb2SAntonio Nino Diaz #define MAIR_ATTR_SET(attr, index)	((attr) << ((index) << 3))
1297bb01fb2SAntonio Nino Diaz #define ATTR_INDEX_MASK			0x3
1307bb01fb2SAntonio Nino Diaz #define ATTR_INDEX_GET(attr)		(((attr) >> 2) & ATTR_INDEX_MASK)
1317bb01fb2SAntonio Nino Diaz 
1327bb01fb2SAntonio Nino Diaz /*
1337bb01fb2SAntonio Nino Diaz  * Flags to override default values used to program system registers while
1347bb01fb2SAntonio Nino Diaz  * enabling the MMU.
1357bb01fb2SAntonio Nino Diaz  */
1367bb01fb2SAntonio Nino Diaz #define DISABLE_DCACHE			(1 << 0)
1377bb01fb2SAntonio Nino Diaz 
1385d21b037SSummer Qin /*
1395d21b037SSummer Qin  * This flag marks the translation tables are Non-cacheable for MMU accesses.
1405d21b037SSummer Qin  * If the flag is not specified, by default the tables are cacheable.
1415d21b037SSummer Qin  */
1425d21b037SSummer Qin #define XLAT_TABLE_NC			(1 << 1)
1435d21b037SSummer Qin 
1447bb01fb2SAntonio Nino Diaz #endif /* __XLAT_TABLES_DEFS_H__ */
145