17bb01fb2SAntonio Nino Diaz /* 27bb01fb2SAntonio Nino Diaz * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 37bb01fb2SAntonio Nino Diaz * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 57bb01fb2SAntonio Nino Diaz */ 67bb01fb2SAntonio Nino Diaz 77bb01fb2SAntonio Nino Diaz #ifndef __XLAT_TABLES_DEFS_H__ 87bb01fb2SAntonio Nino Diaz #define __XLAT_TABLES_DEFS_H__ 97bb01fb2SAntonio Nino Diaz 1004880e3fSIsla Mitchell #include <arch.h> 1153d9c9c8SScott Branden #include <utils_def.h> 127bb01fb2SAntonio Nino Diaz 137bb01fb2SAntonio Nino Diaz /* Miscellaneous MMU related constants */ 14030567e6SVarun Wadekar #define NUM_2MB_IN_GB (U(1) << 9) 15030567e6SVarun Wadekar #define NUM_4K_IN_2MB (U(1) << 9) 16030567e6SVarun Wadekar #define NUM_GB_IN_4GB (U(1) << 2) 177bb01fb2SAntonio Nino Diaz 18030567e6SVarun Wadekar #define TWO_MB_SHIFT U(21) 19030567e6SVarun Wadekar #define ONE_GB_SHIFT U(30) 20030567e6SVarun Wadekar #define FOUR_KB_SHIFT U(12) 217bb01fb2SAntonio Nino Diaz 227bb01fb2SAntonio Nino Diaz #define ONE_GB_INDEX(x) ((x) >> ONE_GB_SHIFT) 237bb01fb2SAntonio Nino Diaz #define TWO_MB_INDEX(x) ((x) >> TWO_MB_SHIFT) 247bb01fb2SAntonio Nino Diaz #define FOUR_KB_INDEX(x) ((x) >> FOUR_KB_SHIFT) 257bb01fb2SAntonio Nino Diaz 26030567e6SVarun Wadekar #define INVALID_DESC U(0x0) 27*1be910bbSSandrine Bailleux /* 28*1be910bbSSandrine Bailleux * A block descriptor points to a region of memory bigger than the granule size 29*1be910bbSSandrine Bailleux * (e.g. a 2MB region when the granule size is 4KB). 30*1be910bbSSandrine Bailleux */ 31030567e6SVarun Wadekar #define BLOCK_DESC U(0x1) /* Table levels 0-2 */ 32*1be910bbSSandrine Bailleux /* A table descriptor points to the next level of translation table. */ 33030567e6SVarun Wadekar #define TABLE_DESC U(0x3) /* Table levels 0-2 */ 34*1be910bbSSandrine Bailleux /* 35*1be910bbSSandrine Bailleux * A page descriptor points to a page, i.e. a memory region whose size is the 36*1be910bbSSandrine Bailleux * translation granule size (e.g. 4KB). 37*1be910bbSSandrine Bailleux */ 38030567e6SVarun Wadekar #define PAGE_DESC U(0x3) /* Table level 3 */ 39*1be910bbSSandrine Bailleux 40030567e6SVarun Wadekar #define DESC_MASK U(0x3) 417bb01fb2SAntonio Nino Diaz 427bb01fb2SAntonio Nino Diaz #define FIRST_LEVEL_DESC_N ONE_GB_SHIFT 437bb01fb2SAntonio Nino Diaz #define SECOND_LEVEL_DESC_N TWO_MB_SHIFT 447bb01fb2SAntonio Nino Diaz #define THIRD_LEVEL_DESC_N FOUR_KB_SHIFT 457bb01fb2SAntonio Nino Diaz 46a5640252SAntonio Nino Diaz /* XN: Translation regimes that support one VA range (EL2 and EL3). */ 477bb01fb2SAntonio Nino Diaz #define XN (ULL(1) << 2) 48a5640252SAntonio Nino Diaz /* UXN, PXN: Translation regimes that support two VA ranges (EL1&0). */ 49a5640252SAntonio Nino Diaz #define UXN (ULL(1) << 2) 507bb01fb2SAntonio Nino Diaz #define PXN (ULL(1) << 1) 517bb01fb2SAntonio Nino Diaz #define CONT_HINT (ULL(1) << 0) 527bb01fb2SAntonio Nino Diaz #define UPPER_ATTRS(x) (((x) & ULL(0x7)) << 52) 537bb01fb2SAntonio Nino Diaz 54030567e6SVarun Wadekar #define NON_GLOBAL (U(1) << 9) 55030567e6SVarun Wadekar #define ACCESS_FLAG (U(1) << 8) 56030567e6SVarun Wadekar #define NSH (U(0x0) << 6) 57030567e6SVarun Wadekar #define OSH (U(0x2) << 6) 58030567e6SVarun Wadekar #define ISH (U(0x3) << 6) 597bb01fb2SAntonio Nino Diaz 607bb01fb2SAntonio Nino Diaz #define TABLE_ADDR_MASK ULL(0x0000FFFFFFFFF000) 617bb01fb2SAntonio Nino Diaz 62de3d704dSSandrine Bailleux /* 63de3d704dSSandrine Bailleux * The ARMv8-A architecture allows translation granule sizes of 4KB, 16KB or 64de3d704dSSandrine Bailleux * 64KB. However, TF only supports the 4KB case at the moment. 65de3d704dSSandrine Bailleux */ 66de3d704dSSandrine Bailleux #define PAGE_SIZE_SHIFT FOUR_KB_SHIFT 67030567e6SVarun Wadekar #define PAGE_SIZE (U(1) << PAGE_SIZE_SHIFT) 687bb01fb2SAntonio Nino Diaz #define PAGE_SIZE_MASK (PAGE_SIZE - 1) 697bb01fb2SAntonio Nino Diaz #define IS_PAGE_ALIGNED(addr) (((addr) & PAGE_SIZE_MASK) == 0) 707bb01fb2SAntonio Nino Diaz 71030567e6SVarun Wadekar #define XLAT_ENTRY_SIZE_SHIFT U(3) /* Each MMU table entry is 8 bytes (1 << 3) */ 72030567e6SVarun Wadekar #define XLAT_ENTRY_SIZE (U(1) << XLAT_ENTRY_SIZE_SHIFT) 737bb01fb2SAntonio Nino Diaz 747bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_SIZE_SHIFT PAGE_SIZE_SHIFT /* Size of one complete table */ 75030567e6SVarun Wadekar #define XLAT_TABLE_SIZE (U(1) << XLAT_TABLE_SIZE_SHIFT) 767bb01fb2SAntonio Nino Diaz 77030567e6SVarun Wadekar #define XLAT_TABLE_LEVEL_MAX U(3) 787bb01fb2SAntonio Nino Diaz 797bb01fb2SAntonio Nino Diaz /* Values for number of entries in each MMU translation table */ 807bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES_SHIFT (XLAT_TABLE_SIZE_SHIFT - XLAT_ENTRY_SIZE_SHIFT) 81030567e6SVarun Wadekar #define XLAT_TABLE_ENTRIES (U(1) << XLAT_TABLE_ENTRIES_SHIFT) 827bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES_MASK (XLAT_TABLE_ENTRIES - 1) 837bb01fb2SAntonio Nino Diaz 847bb01fb2SAntonio Nino Diaz /* Values to convert a memory address to an index into a translation table */ 857bb01fb2SAntonio Nino Diaz #define L3_XLAT_ADDRESS_SHIFT PAGE_SIZE_SHIFT 867bb01fb2SAntonio Nino Diaz #define L2_XLAT_ADDRESS_SHIFT (L3_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT) 877bb01fb2SAntonio Nino Diaz #define L1_XLAT_ADDRESS_SHIFT (L2_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT) 887bb01fb2SAntonio Nino Diaz #define L0_XLAT_ADDRESS_SHIFT (L1_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT) 897bb01fb2SAntonio Nino Diaz #define XLAT_ADDR_SHIFT(level) (PAGE_SIZE_SHIFT + \ 907bb01fb2SAntonio Nino Diaz ((XLAT_TABLE_LEVEL_MAX - (level)) * XLAT_TABLE_ENTRIES_SHIFT)) 917bb01fb2SAntonio Nino Diaz 927bb01fb2SAntonio Nino Diaz #define XLAT_BLOCK_SIZE(level) ((u_register_t)1 << XLAT_ADDR_SHIFT(level)) 937bb01fb2SAntonio Nino Diaz /* Mask to get the bits used to index inside a block of a certain level */ 947bb01fb2SAntonio Nino Diaz #define XLAT_BLOCK_MASK(level) (XLAT_BLOCK_SIZE(level) - 1) 957bb01fb2SAntonio Nino Diaz /* Mask to get the address bits common to a block of a certain table level*/ 967bb01fb2SAntonio Nino Diaz #define XLAT_ADDR_MASK(level) (~XLAT_BLOCK_MASK(level)) 97*1be910bbSSandrine Bailleux /* 98*1be910bbSSandrine Bailleux * Extract from the given virtual address the index into the given lookup level. 99*1be910bbSSandrine Bailleux * This macro assumes the system is using the 4KB translation granule. 100*1be910bbSSandrine Bailleux */ 101*1be910bbSSandrine Bailleux #define XLAT_TABLE_IDX(virtual_addr, level) \ 102*1be910bbSSandrine Bailleux (((virtual_addr) >> XLAT_ADDR_SHIFT(level)) & ULL(0x1FF)) 1037bb01fb2SAntonio Nino Diaz 1047bb01fb2SAntonio Nino Diaz /* 105*1be910bbSSandrine Bailleux * The ARMv8 translation table descriptor format defines AP[2:1] as the Access 106*1be910bbSSandrine Bailleux * Permissions bits, and does not define an AP[0] bit. 107*1be910bbSSandrine Bailleux * 108*1be910bbSSandrine Bailleux * AP[1] is valid only for a stage 1 translation that supports two VA ranges 109*1be910bbSSandrine Bailleux * (i.e. in the ARMv8A.0 architecture, that is the S-EL1&0 regime). 110*1be910bbSSandrine Bailleux * 111*1be910bbSSandrine Bailleux * AP[1] is RES0 for stage 1 translations that support only one VA range 112*1be910bbSSandrine Bailleux * (e.g. EL3). 1137bb01fb2SAntonio Nino Diaz */ 114609c9191SAntonio Nino Diaz #define AP2_SHIFT U(0x7) 115609c9191SAntonio Nino Diaz #define AP2_RO U(0x1) 116609c9191SAntonio Nino Diaz #define AP2_RW U(0x0) 1177bb01fb2SAntonio Nino Diaz 118609c9191SAntonio Nino Diaz #define AP1_SHIFT U(0x6) 119609c9191SAntonio Nino Diaz #define AP1_ACCESS_UNPRIVILEGED U(0x1) 120609c9191SAntonio Nino Diaz #define AP1_NO_ACCESS_UNPRIVILEGED U(0x0) 121609c9191SAntonio Nino Diaz 122609c9191SAntonio Nino Diaz /* 123609c9191SAntonio Nino Diaz * The following definitions must all be passed to the LOWER_ATTRS() macro to 124609c9191SAntonio Nino Diaz * get the right bitmask. 125609c9191SAntonio Nino Diaz */ 126609c9191SAntonio Nino Diaz #define AP_RO (AP2_RO << 5) 127609c9191SAntonio Nino Diaz #define AP_RW (AP2_RW << 5) 128609c9191SAntonio Nino Diaz #define AP_ACCESS_UNPRIVILEGED (AP1_ACCESS_UNPRIVILEGED << 4) 129609c9191SAntonio Nino Diaz #define AP_NO_ACCESS_UNPRIVILEGED (AP1_NO_ACCESS_UNPRIVILEGED << 4) 130030567e6SVarun Wadekar #define NS (U(0x1) << 3) 131030567e6SVarun Wadekar #define ATTR_NON_CACHEABLE_INDEX U(0x2) 132030567e6SVarun Wadekar #define ATTR_DEVICE_INDEX U(0x1) 133030567e6SVarun Wadekar #define ATTR_IWBWA_OWBWA_NTR_INDEX U(0x0) 134030567e6SVarun Wadekar #define LOWER_ATTRS(x) (((x) & U(0xfff)) << 2) 13504880e3fSIsla Mitchell 1367bb01fb2SAntonio Nino Diaz /* Normal Memory, Outer Write-Through non-transient, Inner Non-cacheable */ 13704880e3fSIsla Mitchell #define ATTR_NON_CACHEABLE MAKE_MAIR_NORMAL_MEMORY(MAIR_NORM_NC, MAIR_NORM_NC) 1387bb01fb2SAntonio Nino Diaz /* Device-nGnRE */ 13904880e3fSIsla Mitchell #define ATTR_DEVICE MAIR_DEV_nGnRE 1407bb01fb2SAntonio Nino Diaz /* Normal Memory, Outer Write-Back non-transient, Inner Write-Back non-transient */ 14104880e3fSIsla Mitchell #define ATTR_IWBWA_OWBWA_NTR MAKE_MAIR_NORMAL_MEMORY(MAIR_NORM_WB_NTR_RWA, MAIR_NORM_WB_NTR_RWA) 1427bb01fb2SAntonio Nino Diaz #define MAIR_ATTR_SET(attr, index) ((attr) << ((index) << 3)) 143030567e6SVarun Wadekar #define ATTR_INDEX_MASK U(0x3) 1447bb01fb2SAntonio Nino Diaz #define ATTR_INDEX_GET(attr) (((attr) >> 2) & ATTR_INDEX_MASK) 1457bb01fb2SAntonio Nino Diaz 1467bb01fb2SAntonio Nino Diaz /* 147*1be910bbSSandrine Bailleux * Shift values for the attributes fields in a block or page descriptor. 148*1be910bbSSandrine Bailleux * See section D4.3.3 in the ARMv8-A ARM (issue B.a). 149*1be910bbSSandrine Bailleux */ 150*1be910bbSSandrine Bailleux 151*1be910bbSSandrine Bailleux /* Memory attributes index field, AttrIndx[2:0]. */ 152*1be910bbSSandrine Bailleux #define ATTR_INDEX_SHIFT 2 153*1be910bbSSandrine Bailleux /* Non-secure bit, NS. */ 154*1be910bbSSandrine Bailleux #define NS_SHIFT 5 155*1be910bbSSandrine Bailleux /* Shareability field, SH[1:0] */ 156*1be910bbSSandrine Bailleux #define SHAREABILITY_SHIFT 8 157*1be910bbSSandrine Bailleux /* The Access Flag, AF. */ 158*1be910bbSSandrine Bailleux #define ACCESS_FLAG_SHIFT 10 159*1be910bbSSandrine Bailleux /* The not global bit, nG. */ 160*1be910bbSSandrine Bailleux #define NOT_GLOBAL_SHIFT 11 161*1be910bbSSandrine Bailleux /* Contiguous hint bit. */ 162*1be910bbSSandrine Bailleux #define CONT_HINT_SHIFT 52 163*1be910bbSSandrine Bailleux /* Execute-never bits, XN. */ 164*1be910bbSSandrine Bailleux #define PXN_SHIFT 53 165*1be910bbSSandrine Bailleux #define XN_SHIFT 54 166*1be910bbSSandrine Bailleux #define UXN_SHIFT XN_SHIFT 167*1be910bbSSandrine Bailleux 168*1be910bbSSandrine Bailleux /* 1697bb01fb2SAntonio Nino Diaz * Flags to override default values used to program system registers while 1707bb01fb2SAntonio Nino Diaz * enabling the MMU. 1717bb01fb2SAntonio Nino Diaz */ 172030567e6SVarun Wadekar #define DISABLE_DCACHE (U(1) << 0) 1737bb01fb2SAntonio Nino Diaz 1745d21b037SSummer Qin /* 1755d21b037SSummer Qin * This flag marks the translation tables are Non-cacheable for MMU accesses. 1765d21b037SSummer Qin * If the flag is not specified, by default the tables are cacheable. 1775d21b037SSummer Qin */ 178030567e6SVarun Wadekar #define XLAT_TABLE_NC (U(1) << 1) 1795d21b037SSummer Qin 1807bb01fb2SAntonio Nino Diaz #endif /* __XLAT_TABLES_DEFS_H__ */ 181