17bb01fb2SAntonio Nino Diaz /* 27bb01fb2SAntonio Nino Diaz * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 37bb01fb2SAntonio Nino Diaz * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 57bb01fb2SAntonio Nino Diaz */ 67bb01fb2SAntonio Nino Diaz 77bb01fb2SAntonio Nino Diaz #ifndef __XLAT_TABLES_DEFS_H__ 87bb01fb2SAntonio Nino Diaz #define __XLAT_TABLES_DEFS_H__ 97bb01fb2SAntonio Nino Diaz 10*04880e3fSIsla Mitchell #include <arch.h> 1153d9c9c8SScott Branden #include <utils_def.h> 127bb01fb2SAntonio Nino Diaz 137bb01fb2SAntonio Nino Diaz /* Miscellaneous MMU related constants */ 14030567e6SVarun Wadekar #define NUM_2MB_IN_GB (U(1) << 9) 15030567e6SVarun Wadekar #define NUM_4K_IN_2MB (U(1) << 9) 16030567e6SVarun Wadekar #define NUM_GB_IN_4GB (U(1) << 2) 177bb01fb2SAntonio Nino Diaz 18030567e6SVarun Wadekar #define TWO_MB_SHIFT U(21) 19030567e6SVarun Wadekar #define ONE_GB_SHIFT U(30) 20030567e6SVarun Wadekar #define FOUR_KB_SHIFT U(12) 217bb01fb2SAntonio Nino Diaz 227bb01fb2SAntonio Nino Diaz #define ONE_GB_INDEX(x) ((x) >> ONE_GB_SHIFT) 237bb01fb2SAntonio Nino Diaz #define TWO_MB_INDEX(x) ((x) >> TWO_MB_SHIFT) 247bb01fb2SAntonio Nino Diaz #define FOUR_KB_INDEX(x) ((x) >> FOUR_KB_SHIFT) 257bb01fb2SAntonio Nino Diaz 26030567e6SVarun Wadekar #define INVALID_DESC U(0x0) 27030567e6SVarun Wadekar #define BLOCK_DESC U(0x1) /* Table levels 0-2 */ 28030567e6SVarun Wadekar #define TABLE_DESC U(0x3) /* Table levels 0-2 */ 29030567e6SVarun Wadekar #define PAGE_DESC U(0x3) /* Table level 3 */ 30030567e6SVarun Wadekar #define DESC_MASK U(0x3) 317bb01fb2SAntonio Nino Diaz 327bb01fb2SAntonio Nino Diaz #define FIRST_LEVEL_DESC_N ONE_GB_SHIFT 337bb01fb2SAntonio Nino Diaz #define SECOND_LEVEL_DESC_N TWO_MB_SHIFT 347bb01fb2SAntonio Nino Diaz #define THIRD_LEVEL_DESC_N FOUR_KB_SHIFT 357bb01fb2SAntonio Nino Diaz 36a5640252SAntonio Nino Diaz /* XN: Translation regimes that support one VA range (EL2 and EL3). */ 377bb01fb2SAntonio Nino Diaz #define XN (ULL(1) << 2) 38a5640252SAntonio Nino Diaz /* UXN, PXN: Translation regimes that support two VA ranges (EL1&0). */ 39a5640252SAntonio Nino Diaz #define UXN (ULL(1) << 2) 407bb01fb2SAntonio Nino Diaz #define PXN (ULL(1) << 1) 417bb01fb2SAntonio Nino Diaz #define CONT_HINT (ULL(1) << 0) 427bb01fb2SAntonio Nino Diaz #define UPPER_ATTRS(x) (((x) & ULL(0x7)) << 52) 437bb01fb2SAntonio Nino Diaz 44030567e6SVarun Wadekar #define NON_GLOBAL (U(1) << 9) 45030567e6SVarun Wadekar #define ACCESS_FLAG (U(1) << 8) 46030567e6SVarun Wadekar #define NSH (U(0x0) << 6) 47030567e6SVarun Wadekar #define OSH (U(0x2) << 6) 48030567e6SVarun Wadekar #define ISH (U(0x3) << 6) 497bb01fb2SAntonio Nino Diaz 507bb01fb2SAntonio Nino Diaz #define TABLE_ADDR_MASK ULL(0x0000FFFFFFFFF000) 517bb01fb2SAntonio Nino Diaz 52de3d704dSSandrine Bailleux /* 53de3d704dSSandrine Bailleux * The ARMv8-A architecture allows translation granule sizes of 4KB, 16KB or 54de3d704dSSandrine Bailleux * 64KB. However, TF only supports the 4KB case at the moment. 55de3d704dSSandrine Bailleux */ 56de3d704dSSandrine Bailleux #define PAGE_SIZE_SHIFT FOUR_KB_SHIFT 57030567e6SVarun Wadekar #define PAGE_SIZE (U(1) << PAGE_SIZE_SHIFT) 587bb01fb2SAntonio Nino Diaz #define PAGE_SIZE_MASK (PAGE_SIZE - 1) 597bb01fb2SAntonio Nino Diaz #define IS_PAGE_ALIGNED(addr) (((addr) & PAGE_SIZE_MASK) == 0) 607bb01fb2SAntonio Nino Diaz 61030567e6SVarun Wadekar #define XLAT_ENTRY_SIZE_SHIFT U(3) /* Each MMU table entry is 8 bytes (1 << 3) */ 62030567e6SVarun Wadekar #define XLAT_ENTRY_SIZE (U(1) << XLAT_ENTRY_SIZE_SHIFT) 637bb01fb2SAntonio Nino Diaz 647bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_SIZE_SHIFT PAGE_SIZE_SHIFT /* Size of one complete table */ 65030567e6SVarun Wadekar #define XLAT_TABLE_SIZE (U(1) << XLAT_TABLE_SIZE_SHIFT) 667bb01fb2SAntonio Nino Diaz 67030567e6SVarun Wadekar #define XLAT_TABLE_LEVEL_MAX U(3) 687bb01fb2SAntonio Nino Diaz 697bb01fb2SAntonio Nino Diaz /* Values for number of entries in each MMU translation table */ 707bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES_SHIFT (XLAT_TABLE_SIZE_SHIFT - XLAT_ENTRY_SIZE_SHIFT) 71030567e6SVarun Wadekar #define XLAT_TABLE_ENTRIES (U(1) << XLAT_TABLE_ENTRIES_SHIFT) 727bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES_MASK (XLAT_TABLE_ENTRIES - 1) 737bb01fb2SAntonio Nino Diaz 747bb01fb2SAntonio Nino Diaz /* Values to convert a memory address to an index into a translation table */ 757bb01fb2SAntonio Nino Diaz #define L3_XLAT_ADDRESS_SHIFT PAGE_SIZE_SHIFT 767bb01fb2SAntonio Nino Diaz #define L2_XLAT_ADDRESS_SHIFT (L3_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT) 777bb01fb2SAntonio Nino Diaz #define L1_XLAT_ADDRESS_SHIFT (L2_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT) 787bb01fb2SAntonio Nino Diaz #define L0_XLAT_ADDRESS_SHIFT (L1_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT) 797bb01fb2SAntonio Nino Diaz #define XLAT_ADDR_SHIFT(level) (PAGE_SIZE_SHIFT + \ 807bb01fb2SAntonio Nino Diaz ((XLAT_TABLE_LEVEL_MAX - (level)) * XLAT_TABLE_ENTRIES_SHIFT)) 817bb01fb2SAntonio Nino Diaz 827bb01fb2SAntonio Nino Diaz #define XLAT_BLOCK_SIZE(level) ((u_register_t)1 << XLAT_ADDR_SHIFT(level)) 837bb01fb2SAntonio Nino Diaz /* Mask to get the bits used to index inside a block of a certain level */ 847bb01fb2SAntonio Nino Diaz #define XLAT_BLOCK_MASK(level) (XLAT_BLOCK_SIZE(level) - 1) 857bb01fb2SAntonio Nino Diaz /* Mask to get the address bits common to a block of a certain table level*/ 867bb01fb2SAntonio Nino Diaz #define XLAT_ADDR_MASK(level) (~XLAT_BLOCK_MASK(level)) 877bb01fb2SAntonio Nino Diaz 887bb01fb2SAntonio Nino Diaz /* 897bb01fb2SAntonio Nino Diaz * AP[1] bit is ignored by hardware and is 907bb01fb2SAntonio Nino Diaz * treated as if it is One in EL2/EL3 917bb01fb2SAntonio Nino Diaz */ 92030567e6SVarun Wadekar #define AP_RO (U(0x1) << 5) 93030567e6SVarun Wadekar #define AP_RW (U(0x0) << 5) 947bb01fb2SAntonio Nino Diaz 95030567e6SVarun Wadekar #define NS (U(0x1) << 3) 96030567e6SVarun Wadekar #define ATTR_NON_CACHEABLE_INDEX U(0x2) 97030567e6SVarun Wadekar #define ATTR_DEVICE_INDEX U(0x1) 98030567e6SVarun Wadekar #define ATTR_IWBWA_OWBWA_NTR_INDEX U(0x0) 99030567e6SVarun Wadekar #define LOWER_ATTRS(x) (((x) & U(0xfff)) << 2) 100*04880e3fSIsla Mitchell 1017bb01fb2SAntonio Nino Diaz /* Normal Memory, Outer Write-Through non-transient, Inner Non-cacheable */ 102*04880e3fSIsla Mitchell #define ATTR_NON_CACHEABLE MAKE_MAIR_NORMAL_MEMORY(MAIR_NORM_NC, MAIR_NORM_NC) 1037bb01fb2SAntonio Nino Diaz /* Device-nGnRE */ 104*04880e3fSIsla Mitchell #define ATTR_DEVICE MAIR_DEV_nGnRE 1057bb01fb2SAntonio Nino Diaz /* Normal Memory, Outer Write-Back non-transient, Inner Write-Back non-transient */ 106*04880e3fSIsla Mitchell #define ATTR_IWBWA_OWBWA_NTR MAKE_MAIR_NORMAL_MEMORY(MAIR_NORM_WB_NTR_RWA, MAIR_NORM_WB_NTR_RWA) 1077bb01fb2SAntonio Nino Diaz #define MAIR_ATTR_SET(attr, index) ((attr) << ((index) << 3)) 108030567e6SVarun Wadekar #define ATTR_INDEX_MASK U(0x3) 1097bb01fb2SAntonio Nino Diaz #define ATTR_INDEX_GET(attr) (((attr) >> 2) & ATTR_INDEX_MASK) 1107bb01fb2SAntonio Nino Diaz 1117bb01fb2SAntonio Nino Diaz /* 1127bb01fb2SAntonio Nino Diaz * Flags to override default values used to program system registers while 1137bb01fb2SAntonio Nino Diaz * enabling the MMU. 1147bb01fb2SAntonio Nino Diaz */ 115030567e6SVarun Wadekar #define DISABLE_DCACHE (U(1) << 0) 1167bb01fb2SAntonio Nino Diaz 1175d21b037SSummer Qin /* 1185d21b037SSummer Qin * This flag marks the translation tables are Non-cacheable for MMU accesses. 1195d21b037SSummer Qin * If the flag is not specified, by default the tables are cacheable. 1205d21b037SSummer Qin */ 121030567e6SVarun Wadekar #define XLAT_TABLE_NC (U(1) << 1) 1225d21b037SSummer Qin 1237bb01fb2SAntonio Nino Diaz #endif /* __XLAT_TABLES_DEFS_H__ */ 124