xref: /rk3399_ARM-atf/include/lib/xlat_tables/xlat_tables_defs.h (revision 030567e6f51731982a7e71cbd387de93bc0e35fd)
17bb01fb2SAntonio Nino Diaz /*
27bb01fb2SAntonio Nino Diaz  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
37bb01fb2SAntonio Nino Diaz  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
57bb01fb2SAntonio Nino Diaz  */
67bb01fb2SAntonio Nino Diaz 
77bb01fb2SAntonio Nino Diaz #ifndef __XLAT_TABLES_DEFS_H__
87bb01fb2SAntonio Nino Diaz #define __XLAT_TABLES_DEFS_H__
97bb01fb2SAntonio Nino Diaz 
1053d9c9c8SScott Branden #include <utils_def.h>
117bb01fb2SAntonio Nino Diaz 
127bb01fb2SAntonio Nino Diaz /* Miscellaneous MMU related constants */
13*030567e6SVarun Wadekar #define NUM_2MB_IN_GB		(U(1) << 9)
14*030567e6SVarun Wadekar #define NUM_4K_IN_2MB		(U(1) << 9)
15*030567e6SVarun Wadekar #define NUM_GB_IN_4GB		(U(1) << 2)
167bb01fb2SAntonio Nino Diaz 
17*030567e6SVarun Wadekar #define TWO_MB_SHIFT		U(21)
18*030567e6SVarun Wadekar #define ONE_GB_SHIFT		U(30)
19*030567e6SVarun Wadekar #define FOUR_KB_SHIFT		U(12)
207bb01fb2SAntonio Nino Diaz 
217bb01fb2SAntonio Nino Diaz #define ONE_GB_INDEX(x)		((x) >> ONE_GB_SHIFT)
227bb01fb2SAntonio Nino Diaz #define TWO_MB_INDEX(x)		((x) >> TWO_MB_SHIFT)
237bb01fb2SAntonio Nino Diaz #define FOUR_KB_INDEX(x)	((x) >> FOUR_KB_SHIFT)
247bb01fb2SAntonio Nino Diaz 
25*030567e6SVarun Wadekar #define INVALID_DESC		U(0x0)
26*030567e6SVarun Wadekar #define BLOCK_DESC		U(0x1) /* Table levels 0-2 */
27*030567e6SVarun Wadekar #define TABLE_DESC		U(0x3) /* Table levels 0-2 */
28*030567e6SVarun Wadekar #define PAGE_DESC		U(0x3) /* Table level 3 */
29*030567e6SVarun Wadekar #define DESC_MASK		U(0x3)
307bb01fb2SAntonio Nino Diaz 
317bb01fb2SAntonio Nino Diaz #define FIRST_LEVEL_DESC_N	ONE_GB_SHIFT
327bb01fb2SAntonio Nino Diaz #define SECOND_LEVEL_DESC_N	TWO_MB_SHIFT
337bb01fb2SAntonio Nino Diaz #define THIRD_LEVEL_DESC_N	FOUR_KB_SHIFT
347bb01fb2SAntonio Nino Diaz 
35a5640252SAntonio Nino Diaz /* XN: Translation regimes that support one VA range (EL2 and EL3). */
367bb01fb2SAntonio Nino Diaz #define XN			(ULL(1) << 2)
37a5640252SAntonio Nino Diaz /* UXN, PXN: Translation regimes that support two VA ranges (EL1&0). */
38a5640252SAntonio Nino Diaz #define UXN			(ULL(1) << 2)
397bb01fb2SAntonio Nino Diaz #define PXN			(ULL(1) << 1)
407bb01fb2SAntonio Nino Diaz #define CONT_HINT		(ULL(1) << 0)
417bb01fb2SAntonio Nino Diaz #define UPPER_ATTRS(x)		(((x) & ULL(0x7)) << 52)
427bb01fb2SAntonio Nino Diaz 
43*030567e6SVarun Wadekar #define NON_GLOBAL		(U(1) << 9)
44*030567e6SVarun Wadekar #define ACCESS_FLAG		(U(1) << 8)
45*030567e6SVarun Wadekar #define NSH			(U(0x0) << 6)
46*030567e6SVarun Wadekar #define OSH			(U(0x2) << 6)
47*030567e6SVarun Wadekar #define ISH			(U(0x3) << 6)
487bb01fb2SAntonio Nino Diaz 
497bb01fb2SAntonio Nino Diaz #define TABLE_ADDR_MASK		ULL(0x0000FFFFFFFFF000)
507bb01fb2SAntonio Nino Diaz 
517bb01fb2SAntonio Nino Diaz #define PAGE_SIZE_SHIFT		FOUR_KB_SHIFT /* 4, 16 or 64 KB */
52*030567e6SVarun Wadekar #define PAGE_SIZE		(U(1) << PAGE_SIZE_SHIFT)
537bb01fb2SAntonio Nino Diaz #define PAGE_SIZE_MASK		(PAGE_SIZE - 1)
547bb01fb2SAntonio Nino Diaz #define IS_PAGE_ALIGNED(addr)	(((addr) & PAGE_SIZE_MASK) == 0)
557bb01fb2SAntonio Nino Diaz 
56*030567e6SVarun Wadekar #define XLAT_ENTRY_SIZE_SHIFT	U(3) /* Each MMU table entry is 8 bytes (1 << 3) */
57*030567e6SVarun Wadekar #define XLAT_ENTRY_SIZE		(U(1) << XLAT_ENTRY_SIZE_SHIFT)
587bb01fb2SAntonio Nino Diaz 
597bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_SIZE_SHIFT	PAGE_SIZE_SHIFT /* Size of one complete table */
60*030567e6SVarun Wadekar #define XLAT_TABLE_SIZE		(U(1) << XLAT_TABLE_SIZE_SHIFT)
617bb01fb2SAntonio Nino Diaz 
627bb01fb2SAntonio Nino Diaz #ifdef AARCH32
63*030567e6SVarun Wadekar #define XLAT_TABLE_LEVEL_MIN	U(1)
647bb01fb2SAntonio Nino Diaz #else
65*030567e6SVarun Wadekar #define XLAT_TABLE_LEVEL_MIN	U(0)
667bb01fb2SAntonio Nino Diaz #endif /* AARCH32 */
677bb01fb2SAntonio Nino Diaz 
68*030567e6SVarun Wadekar #define XLAT_TABLE_LEVEL_MAX	U(3)
697bb01fb2SAntonio Nino Diaz 
707bb01fb2SAntonio Nino Diaz /* Values for number of entries in each MMU translation table */
717bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES_SHIFT (XLAT_TABLE_SIZE_SHIFT - XLAT_ENTRY_SIZE_SHIFT)
72*030567e6SVarun Wadekar #define XLAT_TABLE_ENTRIES	(U(1) << XLAT_TABLE_ENTRIES_SHIFT)
737bb01fb2SAntonio Nino Diaz #define XLAT_TABLE_ENTRIES_MASK	(XLAT_TABLE_ENTRIES - 1)
747bb01fb2SAntonio Nino Diaz 
757bb01fb2SAntonio Nino Diaz /* Values to convert a memory address to an index into a translation table */
767bb01fb2SAntonio Nino Diaz #define L3_XLAT_ADDRESS_SHIFT	PAGE_SIZE_SHIFT
777bb01fb2SAntonio Nino Diaz #define L2_XLAT_ADDRESS_SHIFT	(L3_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
787bb01fb2SAntonio Nino Diaz #define L1_XLAT_ADDRESS_SHIFT	(L2_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
797bb01fb2SAntonio Nino Diaz #define L0_XLAT_ADDRESS_SHIFT	(L1_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
807bb01fb2SAntonio Nino Diaz #define XLAT_ADDR_SHIFT(level)	(PAGE_SIZE_SHIFT + \
817bb01fb2SAntonio Nino Diaz 		  ((XLAT_TABLE_LEVEL_MAX - (level)) * XLAT_TABLE_ENTRIES_SHIFT))
827bb01fb2SAntonio Nino Diaz 
837bb01fb2SAntonio Nino Diaz #define XLAT_BLOCK_SIZE(level)	((u_register_t)1 << XLAT_ADDR_SHIFT(level))
847bb01fb2SAntonio Nino Diaz /* Mask to get the bits used to index inside a block of a certain level */
857bb01fb2SAntonio Nino Diaz #define XLAT_BLOCK_MASK(level)	(XLAT_BLOCK_SIZE(level) - 1)
867bb01fb2SAntonio Nino Diaz /* Mask to get the address bits common to a block of a certain table level*/
877bb01fb2SAntonio Nino Diaz #define XLAT_ADDR_MASK(level)	(~XLAT_BLOCK_MASK(level))
887bb01fb2SAntonio Nino Diaz 
897bb01fb2SAntonio Nino Diaz /*
907bb01fb2SAntonio Nino Diaz  * AP[1] bit is ignored by hardware and is
917bb01fb2SAntonio Nino Diaz  * treated as if it is One in EL2/EL3
927bb01fb2SAntonio Nino Diaz  */
93*030567e6SVarun Wadekar #define AP_RO				(U(0x1) << 5)
94*030567e6SVarun Wadekar #define AP_RW				(U(0x0) << 5)
957bb01fb2SAntonio Nino Diaz 
96*030567e6SVarun Wadekar #define NS				(U(0x1) << 3)
97*030567e6SVarun Wadekar #define ATTR_NON_CACHEABLE_INDEX	U(0x2)
98*030567e6SVarun Wadekar #define ATTR_DEVICE_INDEX		U(0x1)
99*030567e6SVarun Wadekar #define ATTR_IWBWA_OWBWA_NTR_INDEX	U(0x0)
100*030567e6SVarun Wadekar #define LOWER_ATTRS(x)			(((x) & U(0xfff)) << 2)
1017bb01fb2SAntonio Nino Diaz /* Normal Memory, Outer Write-Through non-transient, Inner Non-cacheable */
102*030567e6SVarun Wadekar #define ATTR_NON_CACHEABLE		U(0x44)
1037bb01fb2SAntonio Nino Diaz /* Device-nGnRE */
104*030567e6SVarun Wadekar #define ATTR_DEVICE			U(0x4)
1057bb01fb2SAntonio Nino Diaz /* Normal Memory, Outer Write-Back non-transient, Inner Write-Back non-transient */
106*030567e6SVarun Wadekar #define ATTR_IWBWA_OWBWA_NTR		U(0xff)
1077bb01fb2SAntonio Nino Diaz #define MAIR_ATTR_SET(attr, index)	((attr) << ((index) << 3))
108*030567e6SVarun Wadekar #define ATTR_INDEX_MASK			U(0x3)
1097bb01fb2SAntonio Nino Diaz #define ATTR_INDEX_GET(attr)		(((attr) >> 2) & ATTR_INDEX_MASK)
1107bb01fb2SAntonio Nino Diaz 
1117bb01fb2SAntonio Nino Diaz /*
1127bb01fb2SAntonio Nino Diaz  * Flags to override default values used to program system registers while
1137bb01fb2SAntonio Nino Diaz  * enabling the MMU.
1147bb01fb2SAntonio Nino Diaz  */
115*030567e6SVarun Wadekar #define DISABLE_DCACHE			(U(1) << 0)
1167bb01fb2SAntonio Nino Diaz 
1175d21b037SSummer Qin /*
1185d21b037SSummer Qin  * This flag marks the translation tables are Non-cacheable for MMU accesses.
1195d21b037SSummer Qin  * If the flag is not specified, by default the tables are cacheable.
1205d21b037SSummer Qin  */
121*030567e6SVarun Wadekar #define XLAT_TABLE_NC			(U(1) << 1)
1225d21b037SSummer Qin 
1237bb01fb2SAntonio Nino Diaz #endif /* __XLAT_TABLES_DEFS_H__ */
124