1 /* 2 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef __PSCI_H__ 8 #define __PSCI_H__ 9 10 #include <bakery_lock.h> 11 #include <bl_common.h> 12 #include <platform_def.h> /* for PLAT_NUM_PWR_DOMAINS */ 13 #if ENABLE_PLAT_COMPAT 14 #include <psci_compat.h> 15 #endif 16 #include <psci_lib.h> /* To maintain compatibility for SPDs */ 17 #include <utils_def.h> 18 19 /******************************************************************************* 20 * Number of power domains whose state this PSCI implementation can track 21 ******************************************************************************/ 22 #ifdef PLAT_NUM_PWR_DOMAINS 23 #define PSCI_NUM_PWR_DOMAINS PLAT_NUM_PWR_DOMAINS 24 #else 25 #define PSCI_NUM_PWR_DOMAINS (U(2) * PLATFORM_CORE_COUNT) 26 #endif 27 28 #define PSCI_NUM_NON_CPU_PWR_DOMAINS (PSCI_NUM_PWR_DOMAINS - \ 29 PLATFORM_CORE_COUNT) 30 31 /* This is the power level corresponding to a CPU */ 32 #define PSCI_CPU_PWR_LVL (0) 33 34 /* 35 * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND 36 * uses the old power_state parameter format which has 2 bits to specify the 37 * power level, this constant is defined to be 3. 38 */ 39 #define PSCI_MAX_PWR_LVL U(3) 40 41 /******************************************************************************* 42 * Defines for runtime services function ids 43 ******************************************************************************/ 44 #define PSCI_VERSION U(0x84000000) 45 #define PSCI_CPU_SUSPEND_AARCH32 U(0x84000001) 46 #define PSCI_CPU_SUSPEND_AARCH64 U(0xc4000001) 47 #define PSCI_CPU_OFF U(0x84000002) 48 #define PSCI_CPU_ON_AARCH32 U(0x84000003) 49 #define PSCI_CPU_ON_AARCH64 U(0xc4000003) 50 #define PSCI_AFFINITY_INFO_AARCH32 U(0x84000004) 51 #define PSCI_AFFINITY_INFO_AARCH64 U(0xc4000004) 52 #define PSCI_MIG_AARCH32 U(0x84000005) 53 #define PSCI_MIG_AARCH64 U(0xc4000005) 54 #define PSCI_MIG_INFO_TYPE U(0x84000006) 55 #define PSCI_MIG_INFO_UP_CPU_AARCH32 U(0x84000007) 56 #define PSCI_MIG_INFO_UP_CPU_AARCH64 U(0xc4000007) 57 #define PSCI_SYSTEM_OFF U(0x84000008) 58 #define PSCI_SYSTEM_RESET U(0x84000009) 59 #define PSCI_FEATURES U(0x8400000A) 60 #define PSCI_NODE_HW_STATE_AARCH32 U(0x8400000d) 61 #define PSCI_NODE_HW_STATE_AARCH64 U(0xc400000d) 62 #define PSCI_SYSTEM_SUSPEND_AARCH32 U(0x8400000E) 63 #define PSCI_SYSTEM_SUSPEND_AARCH64 U(0xc400000E) 64 #define PSCI_STAT_RESIDENCY_AARCH32 U(0x84000010) 65 #define PSCI_STAT_RESIDENCY_AARCH64 U(0xc4000010) 66 #define PSCI_STAT_COUNT_AARCH32 U(0x84000011) 67 #define PSCI_STAT_COUNT_AARCH64 U(0xc4000011) 68 69 /* Macro to help build the psci capabilities bitfield */ 70 #define define_psci_cap(x) (U(1) << (x & U(0x1f))) 71 72 /* 73 * Number of PSCI calls (above) implemented 74 */ 75 #if ENABLE_PSCI_STAT 76 #define PSCI_NUM_CALLS U(22) 77 #else 78 #define PSCI_NUM_CALLS U(18) 79 #endif 80 81 /* The macros below are used to identify PSCI calls from the SMC function ID */ 82 #define PSCI_FID_MASK U(0xffe0) 83 #define PSCI_FID_VALUE U(0) 84 #define is_psci_fid(_fid) \ 85 (((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE) 86 87 /******************************************************************************* 88 * PSCI Migrate and friends 89 ******************************************************************************/ 90 #define PSCI_TOS_UP_MIG_CAP U(0) 91 #define PSCI_TOS_NOT_UP_MIG_CAP U(1) 92 #define PSCI_TOS_NOT_PRESENT_MP U(2) 93 94 /******************************************************************************* 95 * PSCI CPU_SUSPEND 'power_state' parameter specific defines 96 ******************************************************************************/ 97 #define PSTATE_ID_SHIFT U(0) 98 99 #if PSCI_EXTENDED_STATE_ID 100 #define PSTATE_VALID_MASK U(0xB0000000) 101 #define PSTATE_TYPE_SHIFT U(30) 102 #define PSTATE_ID_MASK U(0xfffffff) 103 #else 104 #define PSTATE_VALID_MASK U(0xFCFE0000) 105 #define PSTATE_TYPE_SHIFT U(16) 106 #define PSTATE_PWR_LVL_SHIFT U(24) 107 #define PSTATE_ID_MASK U(0xffff) 108 #define PSTATE_PWR_LVL_MASK U(0x3) 109 110 #define psci_get_pstate_pwrlvl(pstate) (((pstate) >> PSTATE_PWR_LVL_SHIFT) & \ 111 PSTATE_PWR_LVL_MASK) 112 #define psci_make_powerstate(state_id, type, pwrlvl) \ 113 (((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\ 114 (((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\ 115 (((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT) 116 #endif /* __PSCI_EXTENDED_STATE_ID__ */ 117 118 #define PSTATE_TYPE_STANDBY U(0x0) 119 #define PSTATE_TYPE_POWERDOWN U(0x1) 120 #define PSTATE_TYPE_MASK U(0x1) 121 122 #define psci_get_pstate_id(pstate) (((pstate) >> PSTATE_ID_SHIFT) & \ 123 PSTATE_ID_MASK) 124 #define psci_get_pstate_type(pstate) (((pstate) >> PSTATE_TYPE_SHIFT) & \ 125 PSTATE_TYPE_MASK) 126 #define psci_check_power_state(pstate) ((pstate) & PSTATE_VALID_MASK) 127 128 /******************************************************************************* 129 * PSCI CPU_FEATURES feature flag specific defines 130 ******************************************************************************/ 131 /* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */ 132 #define FF_PSTATE_SHIFT U(1) 133 #define FF_PSTATE_ORIG U(0) 134 #define FF_PSTATE_EXTENDED U(1) 135 #if PSCI_EXTENDED_STATE_ID 136 #define FF_PSTATE FF_PSTATE_EXTENDED 137 #else 138 #define FF_PSTATE FF_PSTATE_ORIG 139 #endif 140 141 /* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */ 142 #define FF_MODE_SUPPORT_SHIFT U(0) 143 #define FF_SUPPORTS_OS_INIT_MODE U(1) 144 145 /******************************************************************************* 146 * PSCI version 147 ******************************************************************************/ 148 #define PSCI_MAJOR_VER (U(1) << 16) 149 #define PSCI_MINOR_VER U(0x0) 150 151 /******************************************************************************* 152 * PSCI error codes 153 ******************************************************************************/ 154 #define PSCI_E_SUCCESS 0 155 #define PSCI_E_NOT_SUPPORTED -1 156 #define PSCI_E_INVALID_PARAMS -2 157 #define PSCI_E_DENIED -3 158 #define PSCI_E_ALREADY_ON -4 159 #define PSCI_E_ON_PENDING -5 160 #define PSCI_E_INTERN_FAIL -6 161 #define PSCI_E_NOT_PRESENT -7 162 #define PSCI_E_DISABLED -8 163 #define PSCI_E_INVALID_ADDRESS -9 164 165 #define PSCI_INVALID_MPIDR ~((u_register_t)0) 166 167 #ifndef __ASSEMBLY__ 168 169 #include <stdint.h> 170 #include <types.h> 171 172 /* 173 * These are the states reported by the PSCI_AFFINITY_INFO API for the specified 174 * CPU. The definitions of these states can be found in Section 5.7.1 in the 175 * PSCI specification (ARM DEN 0022C). 176 */ 177 typedef enum { 178 AFF_STATE_ON = U(0), 179 AFF_STATE_OFF = U(1), 180 AFF_STATE_ON_PENDING = U(2) 181 } aff_info_state_t; 182 183 /* 184 * These are the power states reported by PSCI_NODE_HW_STATE API for the 185 * specified CPU. The definitions of these states can be found in Section 5.15.3 186 * of PSCI specification (ARM DEN 0022C). 187 */ 188 typedef enum { 189 HW_ON = U(0), 190 HW_OFF = U(1), 191 HW_STANDBY = U(2) 192 } node_hw_state_t; 193 194 /* 195 * Macro to represent invalid affinity level within PSCI. 196 */ 197 #define PSCI_INVALID_PWR_LVL (PLAT_MAX_PWR_LVL + U(1)) 198 199 /* 200 * Type for representing the local power state at a particular level. 201 */ 202 typedef uint8_t plat_local_state_t; 203 204 /* The local state macro used to represent RUN state. */ 205 #define PSCI_LOCAL_STATE_RUN U(0) 206 207 /* 208 * Macro to test whether the plat_local_state is RUN state 209 */ 210 #define is_local_state_run(plat_local_state) \ 211 ((plat_local_state) == PSCI_LOCAL_STATE_RUN) 212 213 /* 214 * Macro to test whether the plat_local_state is RETENTION state 215 */ 216 #define is_local_state_retn(plat_local_state) \ 217 (((plat_local_state) > PSCI_LOCAL_STATE_RUN) && \ 218 ((plat_local_state) <= PLAT_MAX_RET_STATE)) 219 220 /* 221 * Macro to test whether the plat_local_state is OFF state 222 */ 223 #define is_local_state_off(plat_local_state) \ 224 (((plat_local_state) > PLAT_MAX_RET_STATE) && \ 225 ((plat_local_state) <= PLAT_MAX_OFF_STATE)) 226 227 /***************************************************************************** 228 * This data structure defines the representation of the power state parameter 229 * for its exchange between the generic PSCI code and the platform port. For 230 * example, it is used by the platform port to specify the requested power 231 * states during a power management operation. It is used by the generic code to 232 * inform the platform about the target power states that each level should 233 * enter. 234 ****************************************************************************/ 235 typedef struct psci_power_state { 236 /* 237 * The pwr_domain_state[] stores the local power state at each level 238 * for the CPU. 239 */ 240 plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + U(1)]; 241 } psci_power_state_t; 242 243 /******************************************************************************* 244 * Structure used to store per-cpu information relevant to the PSCI service. 245 * It is populated in the per-cpu data array. In return we get a guarantee that 246 * this information will not reside on a cache line shared with another cpu. 247 ******************************************************************************/ 248 typedef struct psci_cpu_data { 249 /* State as seen by PSCI Affinity Info API */ 250 aff_info_state_t aff_info_state; 251 252 /* 253 * Highest power level which takes part in a power management 254 * operation. 255 */ 256 unsigned char target_pwrlvl; 257 258 /* The local power state of this CPU */ 259 plat_local_state_t local_state; 260 } psci_cpu_data_t; 261 262 /******************************************************************************* 263 * Structure populated by platform specific code to export routines which 264 * perform common low level power management functions 265 ******************************************************************************/ 266 typedef struct plat_psci_ops { 267 void (*cpu_standby)(plat_local_state_t cpu_state); 268 int (*pwr_domain_on)(u_register_t mpidr); 269 void (*pwr_domain_off)(const psci_power_state_t *target_state); 270 void (*pwr_domain_suspend)(const psci_power_state_t *target_state); 271 void (*pwr_domain_on_finish)(const psci_power_state_t *target_state); 272 void (*pwr_domain_suspend_finish)( 273 const psci_power_state_t *target_state); 274 void (*pwr_domain_pwr_down_wfi)( 275 const psci_power_state_t *target_state) __dead2; 276 void (*system_off)(void) __dead2; 277 void (*system_reset)(void) __dead2; 278 int (*validate_power_state)(unsigned int power_state, 279 psci_power_state_t *req_state); 280 int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint); 281 void (*get_sys_suspend_power_state)( 282 psci_power_state_t *req_state); 283 int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state, 284 int pwrlvl); 285 int (*translate_power_state_by_mpidr)(u_register_t mpidr, 286 unsigned int power_state, 287 psci_power_state_t *output_state); 288 int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level); 289 } plat_psci_ops_t; 290 291 /******************************************************************************* 292 * Function & Data prototypes 293 ******************************************************************************/ 294 unsigned int psci_version(void); 295 int psci_cpu_on(u_register_t target_cpu, 296 uintptr_t entrypoint, 297 u_register_t context_id); 298 int psci_cpu_suspend(unsigned int power_state, 299 uintptr_t entrypoint, 300 u_register_t context_id); 301 int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id); 302 int psci_cpu_off(void); 303 int psci_affinity_info(u_register_t target_affinity, 304 unsigned int lowest_affinity_level); 305 int psci_migrate(u_register_t target_cpu); 306 int psci_migrate_info_type(void); 307 long psci_migrate_info_up_cpu(void); 308 int psci_node_hw_state(u_register_t target_cpu, 309 unsigned int power_level); 310 int psci_features(unsigned int psci_fid); 311 void __dead2 psci_power_down_wfi(void); 312 void psci_arch_setup(void); 313 314 /* 315 * The below API is deprecated. This is now replaced by bl31_warmboot_entry in 316 * AArch64. 317 */ 318 void psci_entrypoint(void) __deprecated; 319 320 #endif /*__ASSEMBLY__*/ 321 322 #endif /* __PSCI_H__ */ 323