xref: /rk3399_ARM-atf/include/lib/psci/psci.h (revision 82cb2c1ad9897473743f08437d0a3995bed561b9)
1532ed618SSoby Mathew /*
25dffb46cSSoby Mathew  * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
4*82cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #ifndef __PSCI_H__
8532ed618SSoby Mathew #define __PSCI_H__
9532ed618SSoby Mathew 
10532ed618SSoby Mathew #include <bakery_lock.h>
11f426fc05SSoby Mathew #include <bl_common.h>
12532ed618SSoby Mathew #include <platform_def.h>	/* for PLAT_NUM_PWR_DOMAINS */
13532ed618SSoby Mathew #if ENABLE_PLAT_COMPAT
14532ed618SSoby Mathew #include <psci_compat.h>
15532ed618SSoby Mathew #endif
165dffb46cSSoby Mathew #include <psci_lib.h>		/* To maintain compatibility for SPDs */
17532ed618SSoby Mathew 
18532ed618SSoby Mathew /*******************************************************************************
19532ed618SSoby Mathew  * Number of power domains whose state this PSCI implementation can track
20532ed618SSoby Mathew  ******************************************************************************/
21532ed618SSoby Mathew #ifdef PLAT_NUM_PWR_DOMAINS
22532ed618SSoby Mathew #define PSCI_NUM_PWR_DOMAINS	PLAT_NUM_PWR_DOMAINS
23532ed618SSoby Mathew #else
24532ed618SSoby Mathew #define PSCI_NUM_PWR_DOMAINS	(2 * PLATFORM_CORE_COUNT)
25532ed618SSoby Mathew #endif
26532ed618SSoby Mathew 
27532ed618SSoby Mathew #define PSCI_NUM_NON_CPU_PWR_DOMAINS	(PSCI_NUM_PWR_DOMAINS - \
28532ed618SSoby Mathew 					 PLATFORM_CORE_COUNT)
29532ed618SSoby Mathew 
30532ed618SSoby Mathew /* This is the power level corresponding to a CPU */
31532ed618SSoby Mathew #define PSCI_CPU_PWR_LVL	0
32532ed618SSoby Mathew 
33532ed618SSoby Mathew /*
34532ed618SSoby Mathew  * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND
35532ed618SSoby Mathew  * uses the old power_state parameter format which has 2 bits to specify the
36532ed618SSoby Mathew  * power level, this constant is defined to be 3.
37532ed618SSoby Mathew  */
38532ed618SSoby Mathew #define PSCI_MAX_PWR_LVL	3
39532ed618SSoby Mathew 
40532ed618SSoby Mathew /*******************************************************************************
41532ed618SSoby Mathew  * Defines for runtime services function ids
42532ed618SSoby Mathew  ******************************************************************************/
43532ed618SSoby Mathew #define PSCI_VERSION			0x84000000
44532ed618SSoby Mathew #define PSCI_CPU_SUSPEND_AARCH32	0x84000001
45532ed618SSoby Mathew #define PSCI_CPU_SUSPEND_AARCH64	0xc4000001
46532ed618SSoby Mathew #define PSCI_CPU_OFF			0x84000002
47532ed618SSoby Mathew #define PSCI_CPU_ON_AARCH32		0x84000003
48532ed618SSoby Mathew #define PSCI_CPU_ON_AARCH64		0xc4000003
49532ed618SSoby Mathew #define PSCI_AFFINITY_INFO_AARCH32	0x84000004
50532ed618SSoby Mathew #define PSCI_AFFINITY_INFO_AARCH64	0xc4000004
51532ed618SSoby Mathew #define PSCI_MIG_AARCH32		0x84000005
52532ed618SSoby Mathew #define PSCI_MIG_AARCH64		0xc4000005
53532ed618SSoby Mathew #define PSCI_MIG_INFO_TYPE		0x84000006
54532ed618SSoby Mathew #define PSCI_MIG_INFO_UP_CPU_AARCH32	0x84000007
55532ed618SSoby Mathew #define PSCI_MIG_INFO_UP_CPU_AARCH64	0xc4000007
56532ed618SSoby Mathew #define PSCI_SYSTEM_OFF			0x84000008
57532ed618SSoby Mathew #define PSCI_SYSTEM_RESET		0x84000009
58532ed618SSoby Mathew #define PSCI_FEATURES			0x8400000A
5928d3d614SJeenu Viswambharan #define PSCI_NODE_HW_STATE_AARCH32	0x8400000d
6028d3d614SJeenu Viswambharan #define PSCI_NODE_HW_STATE_AARCH64	0xc400000d
61532ed618SSoby Mathew #define PSCI_SYSTEM_SUSPEND_AARCH32	0x8400000E
62532ed618SSoby Mathew #define PSCI_SYSTEM_SUSPEND_AARCH64	0xc400000E
63532ed618SSoby Mathew #define PSCI_STAT_RESIDENCY_AARCH32	0x84000010
64532ed618SSoby Mathew #define PSCI_STAT_RESIDENCY_AARCH64	0xc4000010
65532ed618SSoby Mathew #define PSCI_STAT_COUNT_AARCH32		0x84000011
66532ed618SSoby Mathew #define PSCI_STAT_COUNT_AARCH64		0xc4000011
67532ed618SSoby Mathew 
68532ed618SSoby Mathew /* Macro to help build the psci capabilities bitfield */
69532ed618SSoby Mathew #define define_psci_cap(x)		(1 << (x & 0x1f))
70532ed618SSoby Mathew 
71532ed618SSoby Mathew /*
72532ed618SSoby Mathew  * Number of PSCI calls (above) implemented
73532ed618SSoby Mathew  */
74532ed618SSoby Mathew #if ENABLE_PSCI_STAT
75532ed618SSoby Mathew #define PSCI_NUM_CALLS			22
76532ed618SSoby Mathew #else
77532ed618SSoby Mathew #define PSCI_NUM_CALLS			18
78532ed618SSoby Mathew #endif
79532ed618SSoby Mathew 
80cf0b1492SSoby Mathew /* The macros below are used to identify PSCI calls from the SMC function ID */
81cf0b1492SSoby Mathew #define PSCI_FID_MASK			0xffe0u
82cf0b1492SSoby Mathew #define PSCI_FID_VALUE			0u
83cf0b1492SSoby Mathew #define is_psci_fid(_fid) \
84cf0b1492SSoby Mathew 	(((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE)
85cf0b1492SSoby Mathew 
86532ed618SSoby Mathew /*******************************************************************************
87532ed618SSoby Mathew  * PSCI Migrate and friends
88532ed618SSoby Mathew  ******************************************************************************/
89532ed618SSoby Mathew #define PSCI_TOS_UP_MIG_CAP	0
90532ed618SSoby Mathew #define PSCI_TOS_NOT_UP_MIG_CAP	1
91532ed618SSoby Mathew #define PSCI_TOS_NOT_PRESENT_MP	2
92532ed618SSoby Mathew 
93532ed618SSoby Mathew /*******************************************************************************
94532ed618SSoby Mathew  * PSCI CPU_SUSPEND 'power_state' parameter specific defines
95532ed618SSoby Mathew  ******************************************************************************/
96532ed618SSoby Mathew #define PSTATE_ID_SHIFT		0
97532ed618SSoby Mathew 
98532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID
99532ed618SSoby Mathew #define PSTATE_VALID_MASK	0xB0000000
100532ed618SSoby Mathew #define PSTATE_TYPE_SHIFT	30
101532ed618SSoby Mathew #define PSTATE_ID_MASK		0xfffffff
102532ed618SSoby Mathew #else
103532ed618SSoby Mathew #define PSTATE_VALID_MASK	0xFCFE0000
104532ed618SSoby Mathew #define PSTATE_TYPE_SHIFT	16
105532ed618SSoby Mathew #define PSTATE_PWR_LVL_SHIFT	24
106532ed618SSoby Mathew #define PSTATE_ID_MASK		0xffff
107532ed618SSoby Mathew #define PSTATE_PWR_LVL_MASK	0x3
108532ed618SSoby Mathew 
109532ed618SSoby Mathew #define psci_get_pstate_pwrlvl(pstate)	(((pstate) >> PSTATE_PWR_LVL_SHIFT) & \
110532ed618SSoby Mathew 					PSTATE_PWR_LVL_MASK)
111532ed618SSoby Mathew #define psci_make_powerstate(state_id, type, pwrlvl) \
112532ed618SSoby Mathew 			(((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\
113532ed618SSoby Mathew 			(((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\
114532ed618SSoby Mathew 			(((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT)
115532ed618SSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */
116532ed618SSoby Mathew 
117532ed618SSoby Mathew #define PSTATE_TYPE_STANDBY	0x0
118532ed618SSoby Mathew #define PSTATE_TYPE_POWERDOWN	0x1
119532ed618SSoby Mathew #define PSTATE_TYPE_MASK	0x1
120532ed618SSoby Mathew 
121532ed618SSoby Mathew #define psci_get_pstate_id(pstate)	(((pstate) >> PSTATE_ID_SHIFT) & \
122532ed618SSoby Mathew 					PSTATE_ID_MASK)
123532ed618SSoby Mathew #define psci_get_pstate_type(pstate)	(((pstate) >> PSTATE_TYPE_SHIFT) & \
124532ed618SSoby Mathew 					PSTATE_TYPE_MASK)
125532ed618SSoby Mathew #define psci_check_power_state(pstate)	((pstate) & PSTATE_VALID_MASK)
126532ed618SSoby Mathew 
127532ed618SSoby Mathew /*******************************************************************************
128532ed618SSoby Mathew  * PSCI CPU_FEATURES feature flag specific defines
129532ed618SSoby Mathew  ******************************************************************************/
130532ed618SSoby Mathew /* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */
131532ed618SSoby Mathew #define FF_PSTATE_SHIFT		1
132532ed618SSoby Mathew #define FF_PSTATE_ORIG		0
133532ed618SSoby Mathew #define FF_PSTATE_EXTENDED	1
134532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID
135532ed618SSoby Mathew #define FF_PSTATE		FF_PSTATE_EXTENDED
136532ed618SSoby Mathew #else
137532ed618SSoby Mathew #define FF_PSTATE		FF_PSTATE_ORIG
138532ed618SSoby Mathew #endif
139532ed618SSoby Mathew 
140532ed618SSoby Mathew /* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */
141532ed618SSoby Mathew #define FF_MODE_SUPPORT_SHIFT		0
142532ed618SSoby Mathew #define FF_SUPPORTS_OS_INIT_MODE	1
143532ed618SSoby Mathew 
144532ed618SSoby Mathew /*******************************************************************************
145532ed618SSoby Mathew  * PSCI version
146532ed618SSoby Mathew  ******************************************************************************/
147532ed618SSoby Mathew #define PSCI_MAJOR_VER		(1 << 16)
148532ed618SSoby Mathew #define PSCI_MINOR_VER		0x0
149532ed618SSoby Mathew 
150532ed618SSoby Mathew /*******************************************************************************
151532ed618SSoby Mathew  * PSCI error codes
152532ed618SSoby Mathew  ******************************************************************************/
153532ed618SSoby Mathew #define PSCI_E_SUCCESS		0
154532ed618SSoby Mathew #define PSCI_E_NOT_SUPPORTED	-1
155532ed618SSoby Mathew #define PSCI_E_INVALID_PARAMS	-2
156532ed618SSoby Mathew #define PSCI_E_DENIED		-3
157532ed618SSoby Mathew #define PSCI_E_ALREADY_ON	-4
158532ed618SSoby Mathew #define PSCI_E_ON_PENDING	-5
159532ed618SSoby Mathew #define PSCI_E_INTERN_FAIL	-6
160532ed618SSoby Mathew #define PSCI_E_NOT_PRESENT	-7
161532ed618SSoby Mathew #define PSCI_E_DISABLED		-8
162532ed618SSoby Mathew #define PSCI_E_INVALID_ADDRESS	-9
163532ed618SSoby Mathew 
164532ed618SSoby Mathew #define PSCI_INVALID_MPIDR	~((u_register_t)0)
165532ed618SSoby Mathew 
166532ed618SSoby Mathew #ifndef __ASSEMBLY__
167532ed618SSoby Mathew 
168532ed618SSoby Mathew #include <stdint.h>
169532ed618SSoby Mathew #include <types.h>
170532ed618SSoby Mathew 
171532ed618SSoby Mathew /*
172532ed618SSoby Mathew  * These are the states reported by the PSCI_AFFINITY_INFO API for the specified
173532ed618SSoby Mathew  * CPU. The definitions of these states can be found in Section 5.7.1 in the
174532ed618SSoby Mathew  * PSCI specification (ARM DEN 0022C).
175532ed618SSoby Mathew  */
176532ed618SSoby Mathew typedef enum {
177532ed618SSoby Mathew 	AFF_STATE_ON = 0,
178532ed618SSoby Mathew 	AFF_STATE_OFF = 1,
179532ed618SSoby Mathew 	AFF_STATE_ON_PENDING = 2
180532ed618SSoby Mathew } aff_info_state_t;
181532ed618SSoby Mathew 
182532ed618SSoby Mathew /*
18328d3d614SJeenu Viswambharan  * These are the power states reported by PSCI_NODE_HW_STATE API for the
18428d3d614SJeenu Viswambharan  * specified CPU. The definitions of these states can be found in Section 5.15.3
18528d3d614SJeenu Viswambharan  * of PSCI specification (ARM DEN 0022C).
18628d3d614SJeenu Viswambharan  */
18728d3d614SJeenu Viswambharan typedef enum {
18828d3d614SJeenu Viswambharan 	HW_ON = 0,
18928d3d614SJeenu Viswambharan 	HW_OFF = 1,
19028d3d614SJeenu Viswambharan 	HW_STANDBY = 2
19128d3d614SJeenu Viswambharan } node_hw_state_t;
19228d3d614SJeenu Viswambharan 
19328d3d614SJeenu Viswambharan /*
194532ed618SSoby Mathew  * Macro to represent invalid affinity level within PSCI.
195532ed618SSoby Mathew  */
196532ed618SSoby Mathew #define PSCI_INVALID_PWR_LVL	(PLAT_MAX_PWR_LVL + 1)
197532ed618SSoby Mathew 
198532ed618SSoby Mathew /*
199532ed618SSoby Mathew  * Type for representing the local power state at a particular level.
200532ed618SSoby Mathew  */
201532ed618SSoby Mathew typedef uint8_t plat_local_state_t;
202532ed618SSoby Mathew 
203532ed618SSoby Mathew /* The local state macro used to represent RUN state. */
204532ed618SSoby Mathew #define PSCI_LOCAL_STATE_RUN  	0
205532ed618SSoby Mathew 
206532ed618SSoby Mathew /*
207532ed618SSoby Mathew  * Macro to test whether the plat_local_state is RUN state
208532ed618SSoby Mathew  */
209532ed618SSoby Mathew #define is_local_state_run(plat_local_state) \
210532ed618SSoby Mathew 			((plat_local_state) == PSCI_LOCAL_STATE_RUN)
211532ed618SSoby Mathew 
212532ed618SSoby Mathew /*
213532ed618SSoby Mathew  * Macro to test whether the plat_local_state is RETENTION state
214532ed618SSoby Mathew  */
215532ed618SSoby Mathew #define is_local_state_retn(plat_local_state) \
216532ed618SSoby Mathew 			(((plat_local_state) > PSCI_LOCAL_STATE_RUN) && \
217532ed618SSoby Mathew 			((plat_local_state) <= PLAT_MAX_RET_STATE))
218532ed618SSoby Mathew 
219532ed618SSoby Mathew /*
220532ed618SSoby Mathew  * Macro to test whether the plat_local_state is OFF state
221532ed618SSoby Mathew  */
222532ed618SSoby Mathew #define is_local_state_off(plat_local_state) \
223532ed618SSoby Mathew 			(((plat_local_state) > PLAT_MAX_RET_STATE) && \
224532ed618SSoby Mathew 			((plat_local_state) <= PLAT_MAX_OFF_STATE))
225532ed618SSoby Mathew 
226532ed618SSoby Mathew /*****************************************************************************
227532ed618SSoby Mathew  * This data structure defines the representation of the power state parameter
228532ed618SSoby Mathew  * for its exchange between the generic PSCI code and the platform port. For
229532ed618SSoby Mathew  * example, it is used by the platform port to specify the requested power
230532ed618SSoby Mathew  * states during a power management operation. It is used by the generic code to
231532ed618SSoby Mathew  * inform the platform about the target power states that each level should
232532ed618SSoby Mathew  * enter.
233532ed618SSoby Mathew  ****************************************************************************/
234532ed618SSoby Mathew typedef struct psci_power_state {
235532ed618SSoby Mathew 	/*
236532ed618SSoby Mathew 	 * The pwr_domain_state[] stores the local power state at each level
237532ed618SSoby Mathew 	 * for the CPU.
238532ed618SSoby Mathew 	 */
239532ed618SSoby Mathew 	plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + 1];
240532ed618SSoby Mathew } psci_power_state_t;
241532ed618SSoby Mathew 
242532ed618SSoby Mathew /*******************************************************************************
243532ed618SSoby Mathew  * Structure used to store per-cpu information relevant to the PSCI service.
244532ed618SSoby Mathew  * It is populated in the per-cpu data array. In return we get a guarantee that
245532ed618SSoby Mathew  * this information will not reside on a cache line shared with another cpu.
246532ed618SSoby Mathew  ******************************************************************************/
247532ed618SSoby Mathew typedef struct psci_cpu_data {
248532ed618SSoby Mathew 	/* State as seen by PSCI Affinity Info API */
249532ed618SSoby Mathew 	aff_info_state_t aff_info_state;
250532ed618SSoby Mathew 
251532ed618SSoby Mathew 	/*
252532ed618SSoby Mathew 	 * Highest power level which takes part in a power management
253532ed618SSoby Mathew 	 * operation.
254532ed618SSoby Mathew 	 */
255532ed618SSoby Mathew 	unsigned char target_pwrlvl;
256532ed618SSoby Mathew 
257532ed618SSoby Mathew 	/* The local power state of this CPU */
258532ed618SSoby Mathew 	plat_local_state_t local_state;
259532ed618SSoby Mathew } psci_cpu_data_t;
260532ed618SSoby Mathew 
261532ed618SSoby Mathew /*******************************************************************************
262532ed618SSoby Mathew  * Structure populated by platform specific code to export routines which
263532ed618SSoby Mathew  * perform common low level power management functions
264532ed618SSoby Mathew  ******************************************************************************/
265532ed618SSoby Mathew typedef struct plat_psci_ops {
266532ed618SSoby Mathew 	void (*cpu_standby)(plat_local_state_t cpu_state);
267532ed618SSoby Mathew 	int (*pwr_domain_on)(u_register_t mpidr);
268532ed618SSoby Mathew 	void (*pwr_domain_off)(const psci_power_state_t *target_state);
269532ed618SSoby Mathew 	void (*pwr_domain_suspend)(const psci_power_state_t *target_state);
270532ed618SSoby Mathew 	void (*pwr_domain_on_finish)(const psci_power_state_t *target_state);
271532ed618SSoby Mathew 	void (*pwr_domain_suspend_finish)(
272532ed618SSoby Mathew 				const psci_power_state_t *target_state);
273532ed618SSoby Mathew 	void (*pwr_domain_pwr_down_wfi)(
274532ed618SSoby Mathew 				const psci_power_state_t *target_state) __dead2;
275532ed618SSoby Mathew 	void (*system_off)(void) __dead2;
276532ed618SSoby Mathew 	void (*system_reset)(void) __dead2;
277532ed618SSoby Mathew 	int (*validate_power_state)(unsigned int power_state,
278532ed618SSoby Mathew 				    psci_power_state_t *req_state);
279532ed618SSoby Mathew 	int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint);
280532ed618SSoby Mathew 	void (*get_sys_suspend_power_state)(
281532ed618SSoby Mathew 				    psci_power_state_t *req_state);
282532ed618SSoby Mathew 	int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state,
283532ed618SSoby Mathew 				    int pwrlvl);
284532ed618SSoby Mathew 	int (*translate_power_state_by_mpidr)(u_register_t mpidr,
285532ed618SSoby Mathew 				    unsigned int power_state,
286532ed618SSoby Mathew 				    psci_power_state_t *output_state);
28728d3d614SJeenu Viswambharan 	int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level);
288532ed618SSoby Mathew } plat_psci_ops_t;
289532ed618SSoby Mathew 
290532ed618SSoby Mathew /*******************************************************************************
291532ed618SSoby Mathew  * Function & Data prototypes
292532ed618SSoby Mathew  ******************************************************************************/
293532ed618SSoby Mathew unsigned int psci_version(void);
294532ed618SSoby Mathew int psci_cpu_on(u_register_t target_cpu,
295532ed618SSoby Mathew 		uintptr_t entrypoint,
296532ed618SSoby Mathew 		u_register_t context_id);
297532ed618SSoby Mathew int psci_cpu_suspend(unsigned int power_state,
298532ed618SSoby Mathew 		     uintptr_t entrypoint,
299532ed618SSoby Mathew 		     u_register_t context_id);
300532ed618SSoby Mathew int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id);
301532ed618SSoby Mathew int psci_cpu_off(void);
302532ed618SSoby Mathew int psci_affinity_info(u_register_t target_affinity,
303532ed618SSoby Mathew 		       unsigned int lowest_affinity_level);
304532ed618SSoby Mathew int psci_migrate(u_register_t target_cpu);
305532ed618SSoby Mathew int psci_migrate_info_type(void);
306532ed618SSoby Mathew long psci_migrate_info_up_cpu(void);
30728d3d614SJeenu Viswambharan int psci_node_hw_state(u_register_t target_cpu,
30828d3d614SJeenu Viswambharan 		       unsigned int power_level);
309532ed618SSoby Mathew int psci_features(unsigned int psci_fid);
310532ed618SSoby Mathew void __dead2 psci_power_down_wfi(void);
311cf0b1492SSoby Mathew void psci_arch_setup(void);
312cf0b1492SSoby Mathew 
313cf0b1492SSoby Mathew /*
314cf0b1492SSoby Mathew  * The below API is deprecated. This is now replaced by bl31_warmboot_entry in
315cf0b1492SSoby Mathew  * AArch64.
316cf0b1492SSoby Mathew  */
317cf0b1492SSoby Mathew void psci_entrypoint(void) __deprecated;
318cf0b1492SSoby Mathew 
319532ed618SSoby Mathew #endif /*__ASSEMBLY__*/
320532ed618SSoby Mathew 
321532ed618SSoby Mathew #endif /* __PSCI_H__ */
322