1532ed618SSoby Mathew /* 25dffb46cSSoby Mathew * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew #ifndef __PSCI_H__ 8532ed618SSoby Mathew #define __PSCI_H__ 9532ed618SSoby Mathew 10532ed618SSoby Mathew #include <bakery_lock.h> 11f426fc05SSoby Mathew #include <bl_common.h> 12532ed618SSoby Mathew #include <platform_def.h> /* for PLAT_NUM_PWR_DOMAINS */ 13532ed618SSoby Mathew #if ENABLE_PLAT_COMPAT 14532ed618SSoby Mathew #include <psci_compat.h> 15532ed618SSoby Mathew #endif 165dffb46cSSoby Mathew #include <psci_lib.h> /* To maintain compatibility for SPDs */ 17030567e6SVarun Wadekar #include <utils_def.h> 18532ed618SSoby Mathew 19532ed618SSoby Mathew /******************************************************************************* 20532ed618SSoby Mathew * Number of power domains whose state this PSCI implementation can track 21532ed618SSoby Mathew ******************************************************************************/ 22532ed618SSoby Mathew #ifdef PLAT_NUM_PWR_DOMAINS 23532ed618SSoby Mathew #define PSCI_NUM_PWR_DOMAINS PLAT_NUM_PWR_DOMAINS 24532ed618SSoby Mathew #else 25030567e6SVarun Wadekar #define PSCI_NUM_PWR_DOMAINS (U(2) * PLATFORM_CORE_COUNT) 26532ed618SSoby Mathew #endif 27532ed618SSoby Mathew 28532ed618SSoby Mathew #define PSCI_NUM_NON_CPU_PWR_DOMAINS (PSCI_NUM_PWR_DOMAINS - \ 29532ed618SSoby Mathew PLATFORM_CORE_COUNT) 30532ed618SSoby Mathew 31532ed618SSoby Mathew /* This is the power level corresponding to a CPU */ 32030567e6SVarun Wadekar #define PSCI_CPU_PWR_LVL (0) 33532ed618SSoby Mathew 34532ed618SSoby Mathew /* 35532ed618SSoby Mathew * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND 36532ed618SSoby Mathew * uses the old power_state parameter format which has 2 bits to specify the 37532ed618SSoby Mathew * power level, this constant is defined to be 3. 38532ed618SSoby Mathew */ 39030567e6SVarun Wadekar #define PSCI_MAX_PWR_LVL U(3) 40532ed618SSoby Mathew 41532ed618SSoby Mathew /******************************************************************************* 42532ed618SSoby Mathew * Defines for runtime services function ids 43532ed618SSoby Mathew ******************************************************************************/ 44030567e6SVarun Wadekar #define PSCI_VERSION U(0x84000000) 45030567e6SVarun Wadekar #define PSCI_CPU_SUSPEND_AARCH32 U(0x84000001) 46030567e6SVarun Wadekar #define PSCI_CPU_SUSPEND_AARCH64 U(0xc4000001) 47030567e6SVarun Wadekar #define PSCI_CPU_OFF U(0x84000002) 48030567e6SVarun Wadekar #define PSCI_CPU_ON_AARCH32 U(0x84000003) 49030567e6SVarun Wadekar #define PSCI_CPU_ON_AARCH64 U(0xc4000003) 50030567e6SVarun Wadekar #define PSCI_AFFINITY_INFO_AARCH32 U(0x84000004) 51030567e6SVarun Wadekar #define PSCI_AFFINITY_INFO_AARCH64 U(0xc4000004) 52030567e6SVarun Wadekar #define PSCI_MIG_AARCH32 U(0x84000005) 53030567e6SVarun Wadekar #define PSCI_MIG_AARCH64 U(0xc4000005) 54030567e6SVarun Wadekar #define PSCI_MIG_INFO_TYPE U(0x84000006) 55030567e6SVarun Wadekar #define PSCI_MIG_INFO_UP_CPU_AARCH32 U(0x84000007) 56030567e6SVarun Wadekar #define PSCI_MIG_INFO_UP_CPU_AARCH64 U(0xc4000007) 57030567e6SVarun Wadekar #define PSCI_SYSTEM_OFF U(0x84000008) 58030567e6SVarun Wadekar #define PSCI_SYSTEM_RESET U(0x84000009) 59030567e6SVarun Wadekar #define PSCI_FEATURES U(0x8400000A) 60030567e6SVarun Wadekar #define PSCI_NODE_HW_STATE_AARCH32 U(0x8400000d) 61030567e6SVarun Wadekar #define PSCI_NODE_HW_STATE_AARCH64 U(0xc400000d) 62030567e6SVarun Wadekar #define PSCI_SYSTEM_SUSPEND_AARCH32 U(0x8400000E) 63030567e6SVarun Wadekar #define PSCI_SYSTEM_SUSPEND_AARCH64 U(0xc400000E) 64030567e6SVarun Wadekar #define PSCI_STAT_RESIDENCY_AARCH32 U(0x84000010) 65030567e6SVarun Wadekar #define PSCI_STAT_RESIDENCY_AARCH64 U(0xc4000010) 66030567e6SVarun Wadekar #define PSCI_STAT_COUNT_AARCH32 U(0x84000011) 67030567e6SVarun Wadekar #define PSCI_STAT_COUNT_AARCH64 U(0xc4000011) 6836a8f8fdSRoberto Vargas #define PSCI_SYSTEM_RESET2_AARCH32 U(0x84000012) 6936a8f8fdSRoberto Vargas #define PSCI_SYSTEM_RESET2_AARCH64 U(0xc4000012) 70d4c596beSRoberto Vargas #define PSCI_MEM_PROTECT U(0x84000013) 71d4c596beSRoberto Vargas #define PSCI_MEM_CHK_RANGE_AARCH32 U(0x84000014) 72d4c596beSRoberto Vargas #define PSCI_MEM_CHK_RANGE_AARCH64 U(0xc4000014) 73532ed618SSoby Mathew 74532ed618SSoby Mathew /* Macro to help build the psci capabilities bitfield */ 75030567e6SVarun Wadekar #define define_psci_cap(x) (U(1) << (x & U(0x1f))) 76532ed618SSoby Mathew 77532ed618SSoby Mathew /* 78532ed618SSoby Mathew * Number of PSCI calls (above) implemented 79532ed618SSoby Mathew */ 80532ed618SSoby Mathew #if ENABLE_PSCI_STAT 81030567e6SVarun Wadekar #define PSCI_NUM_CALLS U(22) 82532ed618SSoby Mathew #else 83030567e6SVarun Wadekar #define PSCI_NUM_CALLS U(18) 84532ed618SSoby Mathew #endif 85532ed618SSoby Mathew 86cf0b1492SSoby Mathew /* The macros below are used to identify PSCI calls from the SMC function ID */ 87030567e6SVarun Wadekar #define PSCI_FID_MASK U(0xffe0) 88030567e6SVarun Wadekar #define PSCI_FID_VALUE U(0) 89cf0b1492SSoby Mathew #define is_psci_fid(_fid) \ 90cf0b1492SSoby Mathew (((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE) 91cf0b1492SSoby Mathew 92532ed618SSoby Mathew /******************************************************************************* 93532ed618SSoby Mathew * PSCI Migrate and friends 94532ed618SSoby Mathew ******************************************************************************/ 95030567e6SVarun Wadekar #define PSCI_TOS_UP_MIG_CAP U(0) 96030567e6SVarun Wadekar #define PSCI_TOS_NOT_UP_MIG_CAP U(1) 97030567e6SVarun Wadekar #define PSCI_TOS_NOT_PRESENT_MP U(2) 98532ed618SSoby Mathew 99532ed618SSoby Mathew /******************************************************************************* 100532ed618SSoby Mathew * PSCI CPU_SUSPEND 'power_state' parameter specific defines 101532ed618SSoby Mathew ******************************************************************************/ 102030567e6SVarun Wadekar #define PSTATE_ID_SHIFT U(0) 103532ed618SSoby Mathew 104532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID 105030567e6SVarun Wadekar #define PSTATE_VALID_MASK U(0xB0000000) 106030567e6SVarun Wadekar #define PSTATE_TYPE_SHIFT U(30) 107030567e6SVarun Wadekar #define PSTATE_ID_MASK U(0xfffffff) 108532ed618SSoby Mathew #else 109030567e6SVarun Wadekar #define PSTATE_VALID_MASK U(0xFCFE0000) 110030567e6SVarun Wadekar #define PSTATE_TYPE_SHIFT U(16) 111030567e6SVarun Wadekar #define PSTATE_PWR_LVL_SHIFT U(24) 112030567e6SVarun Wadekar #define PSTATE_ID_MASK U(0xffff) 113030567e6SVarun Wadekar #define PSTATE_PWR_LVL_MASK U(0x3) 114532ed618SSoby Mathew 115532ed618SSoby Mathew #define psci_get_pstate_pwrlvl(pstate) (((pstate) >> PSTATE_PWR_LVL_SHIFT) & \ 116532ed618SSoby Mathew PSTATE_PWR_LVL_MASK) 117532ed618SSoby Mathew #define psci_make_powerstate(state_id, type, pwrlvl) \ 118532ed618SSoby Mathew (((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\ 119532ed618SSoby Mathew (((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\ 120532ed618SSoby Mathew (((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT) 121532ed618SSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */ 122532ed618SSoby Mathew 123030567e6SVarun Wadekar #define PSTATE_TYPE_STANDBY U(0x0) 124030567e6SVarun Wadekar #define PSTATE_TYPE_POWERDOWN U(0x1) 125030567e6SVarun Wadekar #define PSTATE_TYPE_MASK U(0x1) 126532ed618SSoby Mathew 127532ed618SSoby Mathew #define psci_get_pstate_id(pstate) (((pstate) >> PSTATE_ID_SHIFT) & \ 128532ed618SSoby Mathew PSTATE_ID_MASK) 129532ed618SSoby Mathew #define psci_get_pstate_type(pstate) (((pstate) >> PSTATE_TYPE_SHIFT) & \ 130532ed618SSoby Mathew PSTATE_TYPE_MASK) 131532ed618SSoby Mathew #define psci_check_power_state(pstate) ((pstate) & PSTATE_VALID_MASK) 132532ed618SSoby Mathew 133532ed618SSoby Mathew /******************************************************************************* 134532ed618SSoby Mathew * PSCI CPU_FEATURES feature flag specific defines 135532ed618SSoby Mathew ******************************************************************************/ 136532ed618SSoby Mathew /* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */ 137030567e6SVarun Wadekar #define FF_PSTATE_SHIFT U(1) 138030567e6SVarun Wadekar #define FF_PSTATE_ORIG U(0) 139030567e6SVarun Wadekar #define FF_PSTATE_EXTENDED U(1) 140532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID 141532ed618SSoby Mathew #define FF_PSTATE FF_PSTATE_EXTENDED 142532ed618SSoby Mathew #else 143532ed618SSoby Mathew #define FF_PSTATE FF_PSTATE_ORIG 144532ed618SSoby Mathew #endif 145532ed618SSoby Mathew 146532ed618SSoby Mathew /* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */ 147030567e6SVarun Wadekar #define FF_MODE_SUPPORT_SHIFT U(0) 148030567e6SVarun Wadekar #define FF_SUPPORTS_OS_INIT_MODE U(1) 149532ed618SSoby Mathew 150532ed618SSoby Mathew /******************************************************************************* 151532ed618SSoby Mathew * PSCI version 152532ed618SSoby Mathew ******************************************************************************/ 153030567e6SVarun Wadekar #define PSCI_MAJOR_VER (U(1) << 16) 154*829e97d7SRoberto Vargas #define PSCI_MINOR_VER U(0x1) 155532ed618SSoby Mathew 156532ed618SSoby Mathew /******************************************************************************* 157532ed618SSoby Mathew * PSCI error codes 158532ed618SSoby Mathew ******************************************************************************/ 159532ed618SSoby Mathew #define PSCI_E_SUCCESS 0 160532ed618SSoby Mathew #define PSCI_E_NOT_SUPPORTED -1 161532ed618SSoby Mathew #define PSCI_E_INVALID_PARAMS -2 162532ed618SSoby Mathew #define PSCI_E_DENIED -3 163532ed618SSoby Mathew #define PSCI_E_ALREADY_ON -4 164532ed618SSoby Mathew #define PSCI_E_ON_PENDING -5 165532ed618SSoby Mathew #define PSCI_E_INTERN_FAIL -6 166532ed618SSoby Mathew #define PSCI_E_NOT_PRESENT -7 167532ed618SSoby Mathew #define PSCI_E_DISABLED -8 168532ed618SSoby Mathew #define PSCI_E_INVALID_ADDRESS -9 169532ed618SSoby Mathew 170532ed618SSoby Mathew #define PSCI_INVALID_MPIDR ~((u_register_t)0) 171532ed618SSoby Mathew 17236a8f8fdSRoberto Vargas /* 17336a8f8fdSRoberto Vargas * SYSTEM_RESET2 macros 17436a8f8fdSRoberto Vargas */ 17536a8f8fdSRoberto Vargas #define PSCI_RESET2_TYPE_VENDOR_SHIFT 31 17636a8f8fdSRoberto Vargas #define PSCI_RESET2_TYPE_VENDOR (1U << PSCI_RESET2_TYPE_VENDOR_SHIFT) 17736a8f8fdSRoberto Vargas #define PSCI_RESET2_TYPE_ARCH (0U << PSCI_RESET2_TYPE_VENDOR_SHIFT) 17836a8f8fdSRoberto Vargas #define PSCI_RESET2_SYSTEM_WARM_RESET (PSCI_RESET2_TYPE_ARCH | 0) 17936a8f8fdSRoberto Vargas 180532ed618SSoby Mathew #ifndef __ASSEMBLY__ 181532ed618SSoby Mathew 182532ed618SSoby Mathew #include <stdint.h> 183532ed618SSoby Mathew #include <types.h> 184532ed618SSoby Mathew 185532ed618SSoby Mathew /* 186532ed618SSoby Mathew * These are the states reported by the PSCI_AFFINITY_INFO API for the specified 187532ed618SSoby Mathew * CPU. The definitions of these states can be found in Section 5.7.1 in the 188532ed618SSoby Mathew * PSCI specification (ARM DEN 0022C). 189532ed618SSoby Mathew */ 190532ed618SSoby Mathew typedef enum { 191030567e6SVarun Wadekar AFF_STATE_ON = U(0), 192030567e6SVarun Wadekar AFF_STATE_OFF = U(1), 193030567e6SVarun Wadekar AFF_STATE_ON_PENDING = U(2) 194532ed618SSoby Mathew } aff_info_state_t; 195532ed618SSoby Mathew 196532ed618SSoby Mathew /* 19728d3d614SJeenu Viswambharan * These are the power states reported by PSCI_NODE_HW_STATE API for the 19828d3d614SJeenu Viswambharan * specified CPU. The definitions of these states can be found in Section 5.15.3 19928d3d614SJeenu Viswambharan * of PSCI specification (ARM DEN 0022C). 20028d3d614SJeenu Viswambharan */ 20128d3d614SJeenu Viswambharan typedef enum { 202030567e6SVarun Wadekar HW_ON = U(0), 203030567e6SVarun Wadekar HW_OFF = U(1), 204030567e6SVarun Wadekar HW_STANDBY = U(2) 20528d3d614SJeenu Viswambharan } node_hw_state_t; 20628d3d614SJeenu Viswambharan 20728d3d614SJeenu Viswambharan /* 208532ed618SSoby Mathew * Macro to represent invalid affinity level within PSCI. 209532ed618SSoby Mathew */ 210030567e6SVarun Wadekar #define PSCI_INVALID_PWR_LVL (PLAT_MAX_PWR_LVL + U(1)) 211532ed618SSoby Mathew 212532ed618SSoby Mathew /* 213532ed618SSoby Mathew * Type for representing the local power state at a particular level. 214532ed618SSoby Mathew */ 215532ed618SSoby Mathew typedef uint8_t plat_local_state_t; 216532ed618SSoby Mathew 217532ed618SSoby Mathew /* The local state macro used to represent RUN state. */ 218030567e6SVarun Wadekar #define PSCI_LOCAL_STATE_RUN U(0) 219532ed618SSoby Mathew 220532ed618SSoby Mathew /* 221532ed618SSoby Mathew * Macro to test whether the plat_local_state is RUN state 222532ed618SSoby Mathew */ 223532ed618SSoby Mathew #define is_local_state_run(plat_local_state) \ 224532ed618SSoby Mathew ((plat_local_state) == PSCI_LOCAL_STATE_RUN) 225532ed618SSoby Mathew 226532ed618SSoby Mathew /* 227532ed618SSoby Mathew * Macro to test whether the plat_local_state is RETENTION state 228532ed618SSoby Mathew */ 229532ed618SSoby Mathew #define is_local_state_retn(plat_local_state) \ 230532ed618SSoby Mathew (((plat_local_state) > PSCI_LOCAL_STATE_RUN) && \ 231532ed618SSoby Mathew ((plat_local_state) <= PLAT_MAX_RET_STATE)) 232532ed618SSoby Mathew 233532ed618SSoby Mathew /* 234532ed618SSoby Mathew * Macro to test whether the plat_local_state is OFF state 235532ed618SSoby Mathew */ 236532ed618SSoby Mathew #define is_local_state_off(plat_local_state) \ 237532ed618SSoby Mathew (((plat_local_state) > PLAT_MAX_RET_STATE) && \ 238532ed618SSoby Mathew ((plat_local_state) <= PLAT_MAX_OFF_STATE)) 239532ed618SSoby Mathew 240532ed618SSoby Mathew /***************************************************************************** 241532ed618SSoby Mathew * This data structure defines the representation of the power state parameter 242532ed618SSoby Mathew * for its exchange between the generic PSCI code and the platform port. For 243532ed618SSoby Mathew * example, it is used by the platform port to specify the requested power 244532ed618SSoby Mathew * states during a power management operation. It is used by the generic code to 245532ed618SSoby Mathew * inform the platform about the target power states that each level should 246532ed618SSoby Mathew * enter. 247532ed618SSoby Mathew ****************************************************************************/ 248532ed618SSoby Mathew typedef struct psci_power_state { 249532ed618SSoby Mathew /* 250532ed618SSoby Mathew * The pwr_domain_state[] stores the local power state at each level 251532ed618SSoby Mathew * for the CPU. 252532ed618SSoby Mathew */ 253030567e6SVarun Wadekar plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + U(1)]; 254532ed618SSoby Mathew } psci_power_state_t; 255532ed618SSoby Mathew 256532ed618SSoby Mathew /******************************************************************************* 257532ed618SSoby Mathew * Structure used to store per-cpu information relevant to the PSCI service. 258532ed618SSoby Mathew * It is populated in the per-cpu data array. In return we get a guarantee that 259532ed618SSoby Mathew * this information will not reside on a cache line shared with another cpu. 260532ed618SSoby Mathew ******************************************************************************/ 261532ed618SSoby Mathew typedef struct psci_cpu_data { 262532ed618SSoby Mathew /* State as seen by PSCI Affinity Info API */ 263532ed618SSoby Mathew aff_info_state_t aff_info_state; 264532ed618SSoby Mathew 265532ed618SSoby Mathew /* 266532ed618SSoby Mathew * Highest power level which takes part in a power management 267532ed618SSoby Mathew * operation. 268532ed618SSoby Mathew */ 269532ed618SSoby Mathew unsigned char target_pwrlvl; 270532ed618SSoby Mathew 271532ed618SSoby Mathew /* The local power state of this CPU */ 272532ed618SSoby Mathew plat_local_state_t local_state; 273532ed618SSoby Mathew } psci_cpu_data_t; 274532ed618SSoby Mathew 275532ed618SSoby Mathew /******************************************************************************* 276532ed618SSoby Mathew * Structure populated by platform specific code to export routines which 277532ed618SSoby Mathew * perform common low level power management functions 278532ed618SSoby Mathew ******************************************************************************/ 279532ed618SSoby Mathew typedef struct plat_psci_ops { 280532ed618SSoby Mathew void (*cpu_standby)(plat_local_state_t cpu_state); 281532ed618SSoby Mathew int (*pwr_domain_on)(u_register_t mpidr); 282532ed618SSoby Mathew void (*pwr_domain_off)(const psci_power_state_t *target_state); 2831862d620SVarun Wadekar void (*pwr_domain_suspend_pwrdown_early)( 2841862d620SVarun Wadekar const psci_power_state_t *target_state); 285532ed618SSoby Mathew void (*pwr_domain_suspend)(const psci_power_state_t *target_state); 286532ed618SSoby Mathew void (*pwr_domain_on_finish)(const psci_power_state_t *target_state); 287532ed618SSoby Mathew void (*pwr_domain_suspend_finish)( 288532ed618SSoby Mathew const psci_power_state_t *target_state); 289532ed618SSoby Mathew void (*pwr_domain_pwr_down_wfi)( 290532ed618SSoby Mathew const psci_power_state_t *target_state) __dead2; 291532ed618SSoby Mathew void (*system_off)(void) __dead2; 292532ed618SSoby Mathew void (*system_reset)(void) __dead2; 293532ed618SSoby Mathew int (*validate_power_state)(unsigned int power_state, 294532ed618SSoby Mathew psci_power_state_t *req_state); 295532ed618SSoby Mathew int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint); 296532ed618SSoby Mathew void (*get_sys_suspend_power_state)( 297532ed618SSoby Mathew psci_power_state_t *req_state); 298532ed618SSoby Mathew int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state, 299532ed618SSoby Mathew int pwrlvl); 300532ed618SSoby Mathew int (*translate_power_state_by_mpidr)(u_register_t mpidr, 301532ed618SSoby Mathew unsigned int power_state, 302532ed618SSoby Mathew psci_power_state_t *output_state); 30328d3d614SJeenu Viswambharan int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level); 304d4c596beSRoberto Vargas int (*mem_protect_chk)(uintptr_t base, u_register_t length); 305d4c596beSRoberto Vargas int (*read_mem_protect)(int *val); 306d4c596beSRoberto Vargas int (*write_mem_protect)(int val); 30736a8f8fdSRoberto Vargas int (*system_reset2)(int is_vendor, 30836a8f8fdSRoberto Vargas int reset_type, u_register_t cookie); 309532ed618SSoby Mathew } plat_psci_ops_t; 310532ed618SSoby Mathew 311532ed618SSoby Mathew /******************************************************************************* 312532ed618SSoby Mathew * Function & Data prototypes 313532ed618SSoby Mathew ******************************************************************************/ 314532ed618SSoby Mathew unsigned int psci_version(void); 315532ed618SSoby Mathew int psci_cpu_on(u_register_t target_cpu, 316532ed618SSoby Mathew uintptr_t entrypoint, 317532ed618SSoby Mathew u_register_t context_id); 318532ed618SSoby Mathew int psci_cpu_suspend(unsigned int power_state, 319532ed618SSoby Mathew uintptr_t entrypoint, 320532ed618SSoby Mathew u_register_t context_id); 321532ed618SSoby Mathew int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id); 322532ed618SSoby Mathew int psci_cpu_off(void); 323532ed618SSoby Mathew int psci_affinity_info(u_register_t target_affinity, 324532ed618SSoby Mathew unsigned int lowest_affinity_level); 325532ed618SSoby Mathew int psci_migrate(u_register_t target_cpu); 326532ed618SSoby Mathew int psci_migrate_info_type(void); 327532ed618SSoby Mathew long psci_migrate_info_up_cpu(void); 32828d3d614SJeenu Viswambharan int psci_node_hw_state(u_register_t target_cpu, 32928d3d614SJeenu Viswambharan unsigned int power_level); 330532ed618SSoby Mathew int psci_features(unsigned int psci_fid); 331532ed618SSoby Mathew void __dead2 psci_power_down_wfi(void); 332cf0b1492SSoby Mathew void psci_arch_setup(void); 333cf0b1492SSoby Mathew 334cf0b1492SSoby Mathew /* 335cf0b1492SSoby Mathew * The below API is deprecated. This is now replaced by bl31_warmboot_entry in 336cf0b1492SSoby Mathew * AArch64. 337cf0b1492SSoby Mathew */ 338cf0b1492SSoby Mathew void psci_entrypoint(void) __deprecated; 339cf0b1492SSoby Mathew 340532ed618SSoby Mathew #endif /*__ASSEMBLY__*/ 341532ed618SSoby Mathew 342532ed618SSoby Mathew #endif /* __PSCI_H__ */ 343