1532ed618SSoby Mathew /* 210107707SMadhukar Pappireddy * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 797373c33SAntonio Nino Diaz #ifndef PSCI_H 897373c33SAntonio Nino Diaz #define PSCI_H 9532ed618SSoby Mathew 10532ed618SSoby Mathew #include <platform_def.h> /* for PLAT_NUM_PWR_DOMAINS */ 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <lib/bakery_lock.h> 1409d40e0eSAntonio Nino Diaz #include <lib/psci/psci_lib.h> /* To maintain compatibility for SPDs */ 1509d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 16532ed618SSoby Mathew 17532ed618SSoby Mathew /******************************************************************************* 18532ed618SSoby Mathew * Number of power domains whose state this PSCI implementation can track 19532ed618SSoby Mathew ******************************************************************************/ 20532ed618SSoby Mathew #ifdef PLAT_NUM_PWR_DOMAINS 21532ed618SSoby Mathew #define PSCI_NUM_PWR_DOMAINS PLAT_NUM_PWR_DOMAINS 22532ed618SSoby Mathew #else 235b33ad17SDeepika Bhavnani #define PSCI_NUM_PWR_DOMAINS (U(2) * PLATFORM_CORE_COUNT) 24532ed618SSoby Mathew #endif 25532ed618SSoby Mathew 26532ed618SSoby Mathew #define PSCI_NUM_NON_CPU_PWR_DOMAINS (PSCI_NUM_PWR_DOMAINS - \ 27532ed618SSoby Mathew PLATFORM_CORE_COUNT) 28532ed618SSoby Mathew 29532ed618SSoby Mathew /* This is the power level corresponding to a CPU */ 301083b2b3SAntonio Nino Diaz #define PSCI_CPU_PWR_LVL U(0) 31532ed618SSoby Mathew 32532ed618SSoby Mathew /* 33532ed618SSoby Mathew * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND 34532ed618SSoby Mathew * uses the old power_state parameter format which has 2 bits to specify the 35532ed618SSoby Mathew * power level, this constant is defined to be 3. 36532ed618SSoby Mathew */ 37030567e6SVarun Wadekar #define PSCI_MAX_PWR_LVL U(3) 38532ed618SSoby Mathew 39532ed618SSoby Mathew /******************************************************************************* 40532ed618SSoby Mathew * Defines for runtime services function ids 41532ed618SSoby Mathew ******************************************************************************/ 42030567e6SVarun Wadekar #define PSCI_VERSION U(0x84000000) 43030567e6SVarun Wadekar #define PSCI_CPU_SUSPEND_AARCH32 U(0x84000001) 44030567e6SVarun Wadekar #define PSCI_CPU_SUSPEND_AARCH64 U(0xc4000001) 45030567e6SVarun Wadekar #define PSCI_CPU_OFF U(0x84000002) 46030567e6SVarun Wadekar #define PSCI_CPU_ON_AARCH32 U(0x84000003) 47030567e6SVarun Wadekar #define PSCI_CPU_ON_AARCH64 U(0xc4000003) 48030567e6SVarun Wadekar #define PSCI_AFFINITY_INFO_AARCH32 U(0x84000004) 49030567e6SVarun Wadekar #define PSCI_AFFINITY_INFO_AARCH64 U(0xc4000004) 50030567e6SVarun Wadekar #define PSCI_MIG_AARCH32 U(0x84000005) 51030567e6SVarun Wadekar #define PSCI_MIG_AARCH64 U(0xc4000005) 52030567e6SVarun Wadekar #define PSCI_MIG_INFO_TYPE U(0x84000006) 53030567e6SVarun Wadekar #define PSCI_MIG_INFO_UP_CPU_AARCH32 U(0x84000007) 54030567e6SVarun Wadekar #define PSCI_MIG_INFO_UP_CPU_AARCH64 U(0xc4000007) 55030567e6SVarun Wadekar #define PSCI_SYSTEM_OFF U(0x84000008) 56030567e6SVarun Wadekar #define PSCI_SYSTEM_RESET U(0x84000009) 57030567e6SVarun Wadekar #define PSCI_FEATURES U(0x8400000A) 58030567e6SVarun Wadekar #define PSCI_NODE_HW_STATE_AARCH32 U(0x8400000d) 59030567e6SVarun Wadekar #define PSCI_NODE_HW_STATE_AARCH64 U(0xc400000d) 60030567e6SVarun Wadekar #define PSCI_SYSTEM_SUSPEND_AARCH32 U(0x8400000E) 61030567e6SVarun Wadekar #define PSCI_SYSTEM_SUSPEND_AARCH64 U(0xc400000E) 62b88a4416SWing Li #define PSCI_SET_SUSPEND_MODE U(0x8400000F) 63030567e6SVarun Wadekar #define PSCI_STAT_RESIDENCY_AARCH32 U(0x84000010) 64030567e6SVarun Wadekar #define PSCI_STAT_RESIDENCY_AARCH64 U(0xc4000010) 65030567e6SVarun Wadekar #define PSCI_STAT_COUNT_AARCH32 U(0x84000011) 66030567e6SVarun Wadekar #define PSCI_STAT_COUNT_AARCH64 U(0xc4000011) 6736a8f8fdSRoberto Vargas #define PSCI_SYSTEM_RESET2_AARCH32 U(0x84000012) 6836a8f8fdSRoberto Vargas #define PSCI_SYSTEM_RESET2_AARCH64 U(0xc4000012) 69d4c596beSRoberto Vargas #define PSCI_MEM_PROTECT U(0x84000013) 70d4c596beSRoberto Vargas #define PSCI_MEM_CHK_RANGE_AARCH32 U(0x84000014) 71d4c596beSRoberto Vargas #define PSCI_MEM_CHK_RANGE_AARCH64 U(0xc4000014) 72532ed618SSoby Mathew 73532ed618SSoby Mathew /* 74532ed618SSoby Mathew * Number of PSCI calls (above) implemented 75532ed618SSoby Mathew */ 76532ed618SSoby Mathew #if ENABLE_PSCI_STAT 77b88a4416SWing Li #if PSCI_OS_INIT_MODE 78b88a4416SWing Li #define PSCI_NUM_CALLS U(30) 79532ed618SSoby Mathew #else 80b88a4416SWing Li #define PSCI_NUM_CALLS U(29) 81b88a4416SWing Li #endif 82b88a4416SWing Li #else 83b88a4416SWing Li #if PSCI_OS_INIT_MODE 84b88a4416SWing Li #define PSCI_NUM_CALLS U(26) 85b88a4416SWing Li #else 86b88a4416SWing Li #define PSCI_NUM_CALLS U(25) 87b88a4416SWing Li #endif 88532ed618SSoby Mathew #endif 89532ed618SSoby Mathew 90cf0b1492SSoby Mathew /* The macros below are used to identify PSCI calls from the SMC function ID */ 91030567e6SVarun Wadekar #define PSCI_FID_MASK U(0xffe0) 92030567e6SVarun Wadekar #define PSCI_FID_VALUE U(0) 93cf0b1492SSoby Mathew #define is_psci_fid(_fid) \ 94cf0b1492SSoby Mathew (((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE) 95cf0b1492SSoby Mathew 96532ed618SSoby Mathew /******************************************************************************* 97532ed618SSoby Mathew * PSCI Migrate and friends 98532ed618SSoby Mathew ******************************************************************************/ 991083b2b3SAntonio Nino Diaz #define PSCI_TOS_UP_MIG_CAP 0 1001083b2b3SAntonio Nino Diaz #define PSCI_TOS_NOT_UP_MIG_CAP 1 1011083b2b3SAntonio Nino Diaz #define PSCI_TOS_NOT_PRESENT_MP 2 102532ed618SSoby Mathew 103532ed618SSoby Mathew /******************************************************************************* 104532ed618SSoby Mathew * PSCI CPU_SUSPEND 'power_state' parameter specific defines 105532ed618SSoby Mathew ******************************************************************************/ 106030567e6SVarun Wadekar #define PSTATE_ID_SHIFT U(0) 107532ed618SSoby Mathew 108532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID 109030567e6SVarun Wadekar #define PSTATE_VALID_MASK U(0xB0000000) 110030567e6SVarun Wadekar #define PSTATE_TYPE_SHIFT U(30) 111030567e6SVarun Wadekar #define PSTATE_ID_MASK U(0xfffffff) 112532ed618SSoby Mathew #else 113030567e6SVarun Wadekar #define PSTATE_VALID_MASK U(0xFCFE0000) 114030567e6SVarun Wadekar #define PSTATE_TYPE_SHIFT U(16) 115030567e6SVarun Wadekar #define PSTATE_PWR_LVL_SHIFT U(24) 116030567e6SVarun Wadekar #define PSTATE_ID_MASK U(0xffff) 117030567e6SVarun Wadekar #define PSTATE_PWR_LVL_MASK U(0x3) 118532ed618SSoby Mathew 119532ed618SSoby Mathew #define psci_get_pstate_pwrlvl(pstate) (((pstate) >> PSTATE_PWR_LVL_SHIFT) & \ 120532ed618SSoby Mathew PSTATE_PWR_LVL_MASK) 121532ed618SSoby Mathew #define psci_make_powerstate(state_id, type, pwrlvl) \ 122532ed618SSoby Mathew (((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\ 123532ed618SSoby Mathew (((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\ 124532ed618SSoby Mathew (((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT) 125532ed618SSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */ 126532ed618SSoby Mathew 127030567e6SVarun Wadekar #define PSTATE_TYPE_STANDBY U(0x0) 128030567e6SVarun Wadekar #define PSTATE_TYPE_POWERDOWN U(0x1) 129030567e6SVarun Wadekar #define PSTATE_TYPE_MASK U(0x1) 130532ed618SSoby Mathew 131532ed618SSoby Mathew /******************************************************************************* 132532ed618SSoby Mathew * PSCI CPU_FEATURES feature flag specific defines 133532ed618SSoby Mathew ******************************************************************************/ 134532ed618SSoby Mathew /* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */ 135030567e6SVarun Wadekar #define FF_PSTATE_SHIFT U(1) 136030567e6SVarun Wadekar #define FF_PSTATE_ORIG U(0) 137030567e6SVarun Wadekar #define FF_PSTATE_EXTENDED U(1) 138532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID 139532ed618SSoby Mathew #define FF_PSTATE FF_PSTATE_EXTENDED 140532ed618SSoby Mathew #else 141532ed618SSoby Mathew #define FF_PSTATE FF_PSTATE_ORIG 142532ed618SSoby Mathew #endif 143532ed618SSoby Mathew 144532ed618SSoby Mathew /* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */ 145030567e6SVarun Wadekar #define FF_MODE_SUPPORT_SHIFT U(0) 146030567e6SVarun Wadekar #define FF_SUPPORTS_OS_INIT_MODE U(1) 147532ed618SSoby Mathew 148532ed618SSoby Mathew /******************************************************************************* 149532ed618SSoby Mathew * PSCI version 150532ed618SSoby Mathew ******************************************************************************/ 151030567e6SVarun Wadekar #define PSCI_MAJOR_VER (U(1) << 16) 152829e97d7SRoberto Vargas #define PSCI_MINOR_VER U(0x1) 153532ed618SSoby Mathew 154532ed618SSoby Mathew /******************************************************************************* 155532ed618SSoby Mathew * PSCI error codes 156532ed618SSoby Mathew ******************************************************************************/ 157532ed618SSoby Mathew #define PSCI_E_SUCCESS 0 158532ed618SSoby Mathew #define PSCI_E_NOT_SUPPORTED -1 159532ed618SSoby Mathew #define PSCI_E_INVALID_PARAMS -2 160532ed618SSoby Mathew #define PSCI_E_DENIED -3 161532ed618SSoby Mathew #define PSCI_E_ALREADY_ON -4 162532ed618SSoby Mathew #define PSCI_E_ON_PENDING -5 163532ed618SSoby Mathew #define PSCI_E_INTERN_FAIL -6 164532ed618SSoby Mathew #define PSCI_E_NOT_PRESENT -7 165532ed618SSoby Mathew #define PSCI_E_DISABLED -8 166532ed618SSoby Mathew #define PSCI_E_INVALID_ADDRESS -9 167532ed618SSoby Mathew 168532ed618SSoby Mathew #define PSCI_INVALID_MPIDR ~((u_register_t)0) 169532ed618SSoby Mathew 17036a8f8fdSRoberto Vargas /* 17136a8f8fdSRoberto Vargas * SYSTEM_RESET2 macros 17236a8f8fdSRoberto Vargas */ 1731083b2b3SAntonio Nino Diaz #define PSCI_RESET2_TYPE_VENDOR_SHIFT U(31) 1741083b2b3SAntonio Nino Diaz #define PSCI_RESET2_TYPE_VENDOR (U(1) << PSCI_RESET2_TYPE_VENDOR_SHIFT) 1751083b2b3SAntonio Nino Diaz #define PSCI_RESET2_TYPE_ARCH (U(0) << PSCI_RESET2_TYPE_VENDOR_SHIFT) 1761083b2b3SAntonio Nino Diaz #define PSCI_RESET2_SYSTEM_WARM_RESET (PSCI_RESET2_TYPE_ARCH | U(0)) 17736a8f8fdSRoberto Vargas 178d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 179532ed618SSoby Mathew 180532ed618SSoby Mathew #include <stdint.h> 181532ed618SSoby Mathew 18297373c33SAntonio Nino Diaz /* Function to help build the psci capabilities bitfield */ 18397373c33SAntonio Nino Diaz 18497373c33SAntonio Nino Diaz static inline unsigned int define_psci_cap(unsigned int x) 18597373c33SAntonio Nino Diaz { 18697373c33SAntonio Nino Diaz return U(1) << (x & U(0x1f)); 18797373c33SAntonio Nino Diaz } 18897373c33SAntonio Nino Diaz 18997373c33SAntonio Nino Diaz 19097373c33SAntonio Nino Diaz /* Power state helper functions */ 19197373c33SAntonio Nino Diaz 19297373c33SAntonio Nino Diaz static inline unsigned int psci_get_pstate_id(unsigned int power_state) 19397373c33SAntonio Nino Diaz { 19497373c33SAntonio Nino Diaz return ((power_state) >> PSTATE_ID_SHIFT) & PSTATE_ID_MASK; 19597373c33SAntonio Nino Diaz } 19697373c33SAntonio Nino Diaz 19797373c33SAntonio Nino Diaz static inline unsigned int psci_get_pstate_type(unsigned int power_state) 19897373c33SAntonio Nino Diaz { 19997373c33SAntonio Nino Diaz return ((power_state) >> PSTATE_TYPE_SHIFT) & PSTATE_TYPE_MASK; 20097373c33SAntonio Nino Diaz } 20197373c33SAntonio Nino Diaz 20297373c33SAntonio Nino Diaz static inline unsigned int psci_check_power_state(unsigned int power_state) 20397373c33SAntonio Nino Diaz { 20497373c33SAntonio Nino Diaz return ((power_state) & PSTATE_VALID_MASK); 20597373c33SAntonio Nino Diaz } 20697373c33SAntonio Nino Diaz 207532ed618SSoby Mathew /* 208532ed618SSoby Mathew * These are the states reported by the PSCI_AFFINITY_INFO API for the specified 209532ed618SSoby Mathew * CPU. The definitions of these states can be found in Section 5.7.1 in the 210532ed618SSoby Mathew * PSCI specification (ARM DEN 0022C). 211532ed618SSoby Mathew */ 212532ed618SSoby Mathew typedef enum { 213030567e6SVarun Wadekar AFF_STATE_ON = U(0), 214030567e6SVarun Wadekar AFF_STATE_OFF = U(1), 215030567e6SVarun Wadekar AFF_STATE_ON_PENDING = U(2) 216532ed618SSoby Mathew } aff_info_state_t; 217532ed618SSoby Mathew 218532ed618SSoby Mathew /* 21928d3d614SJeenu Viswambharan * These are the power states reported by PSCI_NODE_HW_STATE API for the 22028d3d614SJeenu Viswambharan * specified CPU. The definitions of these states can be found in Section 5.15.3 22128d3d614SJeenu Viswambharan * of PSCI specification (ARM DEN 0022C). 22228d3d614SJeenu Viswambharan */ 2231083b2b3SAntonio Nino Diaz #define HW_ON 0 2241083b2b3SAntonio Nino Diaz #define HW_OFF 1 2251083b2b3SAntonio Nino Diaz #define HW_STANDBY 2 22628d3d614SJeenu Viswambharan 22728d3d614SJeenu Viswambharan /* 228532ed618SSoby Mathew * Macro to represent invalid affinity level within PSCI. 229532ed618SSoby Mathew */ 230030567e6SVarun Wadekar #define PSCI_INVALID_PWR_LVL (PLAT_MAX_PWR_LVL + U(1)) 231532ed618SSoby Mathew 232532ed618SSoby Mathew /* 233532ed618SSoby Mathew * Type for representing the local power state at a particular level. 234532ed618SSoby Mathew */ 235532ed618SSoby Mathew typedef uint8_t plat_local_state_t; 236532ed618SSoby Mathew 237532ed618SSoby Mathew /* The local state macro used to represent RUN state. */ 238030567e6SVarun Wadekar #define PSCI_LOCAL_STATE_RUN U(0) 239532ed618SSoby Mathew 240532ed618SSoby Mathew /* 24197373c33SAntonio Nino Diaz * Function to test whether the plat_local_state is RUN state 242532ed618SSoby Mathew */ 24397373c33SAntonio Nino Diaz static inline int is_local_state_run(unsigned int plat_local_state) 24497373c33SAntonio Nino Diaz { 24597373c33SAntonio Nino Diaz return (plat_local_state == PSCI_LOCAL_STATE_RUN) ? 1 : 0; 24697373c33SAntonio Nino Diaz } 247532ed618SSoby Mathew 248532ed618SSoby Mathew /* 24997373c33SAntonio Nino Diaz * Function to test whether the plat_local_state is RETENTION state 250532ed618SSoby Mathew */ 25197373c33SAntonio Nino Diaz static inline int is_local_state_retn(unsigned int plat_local_state) 25297373c33SAntonio Nino Diaz { 25397373c33SAntonio Nino Diaz return ((plat_local_state > PSCI_LOCAL_STATE_RUN) && 25497373c33SAntonio Nino Diaz (plat_local_state <= PLAT_MAX_RET_STATE)) ? 1 : 0; 25597373c33SAntonio Nino Diaz } 256532ed618SSoby Mathew 257532ed618SSoby Mathew /* 25897373c33SAntonio Nino Diaz * Function to test whether the plat_local_state is OFF state 259532ed618SSoby Mathew */ 26097373c33SAntonio Nino Diaz static inline int is_local_state_off(unsigned int plat_local_state) 26197373c33SAntonio Nino Diaz { 26297373c33SAntonio Nino Diaz return ((plat_local_state > PLAT_MAX_RET_STATE) && 26397373c33SAntonio Nino Diaz (plat_local_state <= PLAT_MAX_OFF_STATE)) ? 1 : 0; 26497373c33SAntonio Nino Diaz } 265532ed618SSoby Mathew 266532ed618SSoby Mathew /***************************************************************************** 267532ed618SSoby Mathew * This data structure defines the representation of the power state parameter 268532ed618SSoby Mathew * for its exchange between the generic PSCI code and the platform port. For 269532ed618SSoby Mathew * example, it is used by the platform port to specify the requested power 270532ed618SSoby Mathew * states during a power management operation. It is used by the generic code to 271532ed618SSoby Mathew * inform the platform about the target power states that each level should 272532ed618SSoby Mathew * enter. 273532ed618SSoby Mathew ****************************************************************************/ 274532ed618SSoby Mathew typedef struct psci_power_state { 275532ed618SSoby Mathew /* 276532ed618SSoby Mathew * The pwr_domain_state[] stores the local power state at each level 277532ed618SSoby Mathew * for the CPU. 278532ed618SSoby Mathew */ 279030567e6SVarun Wadekar plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + U(1)]; 280*606b7430SWing Li #if PSCI_OS_INIT_MODE 281*606b7430SWing Li /* 282*606b7430SWing Li * The highest power level at which the current CPU is the last running 283*606b7430SWing Li * CPU. 284*606b7430SWing Li */ 285*606b7430SWing Li unsigned int last_at_pwrlvl; 286*606b7430SWing Li #endif 287532ed618SSoby Mathew } psci_power_state_t; 288532ed618SSoby Mathew 289532ed618SSoby Mathew /******************************************************************************* 290532ed618SSoby Mathew * Structure used to store per-cpu information relevant to the PSCI service. 291532ed618SSoby Mathew * It is populated in the per-cpu data array. In return we get a guarantee that 292532ed618SSoby Mathew * this information will not reside on a cache line shared with another cpu. 293532ed618SSoby Mathew ******************************************************************************/ 294532ed618SSoby Mathew typedef struct psci_cpu_data { 295532ed618SSoby Mathew /* State as seen by PSCI Affinity Info API */ 296532ed618SSoby Mathew aff_info_state_t aff_info_state; 297532ed618SSoby Mathew 298532ed618SSoby Mathew /* 299532ed618SSoby Mathew * Highest power level which takes part in a power management 300532ed618SSoby Mathew * operation. 301532ed618SSoby Mathew */ 3021083b2b3SAntonio Nino Diaz unsigned int target_pwrlvl; 303532ed618SSoby Mathew 304532ed618SSoby Mathew /* The local power state of this CPU */ 305532ed618SSoby Mathew plat_local_state_t local_state; 306532ed618SSoby Mathew } psci_cpu_data_t; 307532ed618SSoby Mathew 308532ed618SSoby Mathew /******************************************************************************* 309532ed618SSoby Mathew * Structure populated by platform specific code to export routines which 310532ed618SSoby Mathew * perform common low level power management functions 311532ed618SSoby Mathew ******************************************************************************/ 312532ed618SSoby Mathew typedef struct plat_psci_ops { 313532ed618SSoby Mathew void (*cpu_standby)(plat_local_state_t cpu_state); 314532ed618SSoby Mathew int (*pwr_domain_on)(u_register_t mpidr); 315532ed618SSoby Mathew void (*pwr_domain_off)(const psci_power_state_t *target_state); 3161862d620SVarun Wadekar void (*pwr_domain_suspend_pwrdown_early)( 3171862d620SVarun Wadekar const psci_power_state_t *target_state); 318*606b7430SWing Li #if PSCI_OS_INIT_MODE 319*606b7430SWing Li int (*pwr_domain_suspend)(const psci_power_state_t *target_state); 320*606b7430SWing Li #else 321532ed618SSoby Mathew void (*pwr_domain_suspend)(const psci_power_state_t *target_state); 322*606b7430SWing Li #endif 323532ed618SSoby Mathew void (*pwr_domain_on_finish)(const psci_power_state_t *target_state); 32410107707SMadhukar Pappireddy void (*pwr_domain_on_finish_late)( 32510107707SMadhukar Pappireddy const psci_power_state_t *target_state); 326532ed618SSoby Mathew void (*pwr_domain_suspend_finish)( 327532ed618SSoby Mathew const psci_power_state_t *target_state); 3283c471c35SYann Gautier void __dead2 (*pwr_domain_pwr_down_wfi)( 3293c471c35SYann Gautier const psci_power_state_t *target_state); 3303c471c35SYann Gautier void __dead2 (*system_off)(void); 3313c471c35SYann Gautier void __dead2 (*system_reset)(void); 332532ed618SSoby Mathew int (*validate_power_state)(unsigned int power_state, 333532ed618SSoby Mathew psci_power_state_t *req_state); 334532ed618SSoby Mathew int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint); 335532ed618SSoby Mathew void (*get_sys_suspend_power_state)( 336532ed618SSoby Mathew psci_power_state_t *req_state); 337532ed618SSoby Mathew int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state, 338532ed618SSoby Mathew int pwrlvl); 339532ed618SSoby Mathew int (*translate_power_state_by_mpidr)(u_register_t mpidr, 340532ed618SSoby Mathew unsigned int power_state, 341532ed618SSoby Mathew psci_power_state_t *output_state); 34228d3d614SJeenu Viswambharan int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level); 343d4c596beSRoberto Vargas int (*mem_protect_chk)(uintptr_t base, u_register_t length); 344d4c596beSRoberto Vargas int (*read_mem_protect)(int *val); 345d4c596beSRoberto Vargas int (*write_mem_protect)(int val); 34636a8f8fdSRoberto Vargas int (*system_reset2)(int is_vendor, 34736a8f8fdSRoberto Vargas int reset_type, u_register_t cookie); 348532ed618SSoby Mathew } plat_psci_ops_t; 349532ed618SSoby Mathew 350532ed618SSoby Mathew /******************************************************************************* 351532ed618SSoby Mathew * Function & Data prototypes 352532ed618SSoby Mathew ******************************************************************************/ 353532ed618SSoby Mathew unsigned int psci_version(void); 354532ed618SSoby Mathew int psci_cpu_on(u_register_t target_cpu, 355532ed618SSoby Mathew uintptr_t entrypoint, 356532ed618SSoby Mathew u_register_t context_id); 357532ed618SSoby Mathew int psci_cpu_suspend(unsigned int power_state, 358532ed618SSoby Mathew uintptr_t entrypoint, 359532ed618SSoby Mathew u_register_t context_id); 360532ed618SSoby Mathew int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id); 361532ed618SSoby Mathew int psci_cpu_off(void); 362532ed618SSoby Mathew int psci_affinity_info(u_register_t target_affinity, 363532ed618SSoby Mathew unsigned int lowest_affinity_level); 364532ed618SSoby Mathew int psci_migrate(u_register_t target_cpu); 365532ed618SSoby Mathew int psci_migrate_info_type(void); 3666b7b0f36SAntonio Nino Diaz u_register_t psci_migrate_info_up_cpu(void); 36728d3d614SJeenu Viswambharan int psci_node_hw_state(u_register_t target_cpu, 36828d3d614SJeenu Viswambharan unsigned int power_level); 369532ed618SSoby Mathew int psci_features(unsigned int psci_fid); 370b88a4416SWing Li #if PSCI_OS_INIT_MODE 371b88a4416SWing Li int psci_set_suspend_mode(unsigned int mode); 372b88a4416SWing Li #endif 373532ed618SSoby Mathew void __dead2 psci_power_down_wfi(void); 374cf0b1492SSoby Mathew void psci_arch_setup(void); 375cf0b1492SSoby Mathew 376d5dfdeb6SJulius Werner #endif /*__ASSEMBLER__*/ 377532ed618SSoby Mathew 37897373c33SAntonio Nino Diaz #endif /* PSCI_H */ 379