xref: /rk3399_ARM-atf/include/lib/psci/psci.h (revision 5dffb46c9c0ba2d3ae455b50fb78f418bd1f1258)
1532ed618SSoby Mathew /*
2*5dffb46cSSoby Mathew  * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
4532ed618SSoby Mathew  * Redistribution and use in source and binary forms, with or without
5532ed618SSoby Mathew  * modification, are permitted provided that the following conditions are met:
6532ed618SSoby Mathew  *
7532ed618SSoby Mathew  * Redistributions of source code must retain the above copyright notice, this
8532ed618SSoby Mathew  * list of conditions and the following disclaimer.
9532ed618SSoby Mathew  *
10532ed618SSoby Mathew  * Redistributions in binary form must reproduce the above copyright notice,
11532ed618SSoby Mathew  * this list of conditions and the following disclaimer in the documentation
12532ed618SSoby Mathew  * and/or other materials provided with the distribution.
13532ed618SSoby Mathew  *
14532ed618SSoby Mathew  * Neither the name of ARM nor the names of its contributors may be used
15532ed618SSoby Mathew  * to endorse or promote products derived from this software without specific
16532ed618SSoby Mathew  * prior written permission.
17532ed618SSoby Mathew  *
18532ed618SSoby Mathew  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19532ed618SSoby Mathew  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20532ed618SSoby Mathew  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21532ed618SSoby Mathew  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22532ed618SSoby Mathew  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23532ed618SSoby Mathew  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24532ed618SSoby Mathew  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25532ed618SSoby Mathew  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26532ed618SSoby Mathew  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27532ed618SSoby Mathew  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28532ed618SSoby Mathew  * POSSIBILITY OF SUCH DAMAGE.
29532ed618SSoby Mathew  */
30532ed618SSoby Mathew 
31532ed618SSoby Mathew #ifndef __PSCI_H__
32532ed618SSoby Mathew #define __PSCI_H__
33532ed618SSoby Mathew 
34532ed618SSoby Mathew #include <bakery_lock.h>
35f426fc05SSoby Mathew #include <bl_common.h>
36532ed618SSoby Mathew #include <platform_def.h>	/* for PLAT_NUM_PWR_DOMAINS */
37532ed618SSoby Mathew #if ENABLE_PLAT_COMPAT
38532ed618SSoby Mathew #include <psci_compat.h>
39532ed618SSoby Mathew #endif
40*5dffb46cSSoby Mathew #include <psci_lib.h>		/* To maintain compatibility for SPDs */
41532ed618SSoby Mathew 
42532ed618SSoby Mathew /*******************************************************************************
43532ed618SSoby Mathew  * Number of power domains whose state this PSCI implementation can track
44532ed618SSoby Mathew  ******************************************************************************/
45532ed618SSoby Mathew #ifdef PLAT_NUM_PWR_DOMAINS
46532ed618SSoby Mathew #define PSCI_NUM_PWR_DOMAINS	PLAT_NUM_PWR_DOMAINS
47532ed618SSoby Mathew #else
48532ed618SSoby Mathew #define PSCI_NUM_PWR_DOMAINS	(2 * PLATFORM_CORE_COUNT)
49532ed618SSoby Mathew #endif
50532ed618SSoby Mathew 
51532ed618SSoby Mathew #define PSCI_NUM_NON_CPU_PWR_DOMAINS	(PSCI_NUM_PWR_DOMAINS - \
52532ed618SSoby Mathew 					 PLATFORM_CORE_COUNT)
53532ed618SSoby Mathew 
54532ed618SSoby Mathew /* This is the power level corresponding to a CPU */
55532ed618SSoby Mathew #define PSCI_CPU_PWR_LVL	0
56532ed618SSoby Mathew 
57532ed618SSoby Mathew /*
58532ed618SSoby Mathew  * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND
59532ed618SSoby Mathew  * uses the old power_state parameter format which has 2 bits to specify the
60532ed618SSoby Mathew  * power level, this constant is defined to be 3.
61532ed618SSoby Mathew  */
62532ed618SSoby Mathew #define PSCI_MAX_PWR_LVL	3
63532ed618SSoby Mathew 
64532ed618SSoby Mathew /*******************************************************************************
65532ed618SSoby Mathew  * Defines for runtime services function ids
66532ed618SSoby Mathew  ******************************************************************************/
67532ed618SSoby Mathew #define PSCI_VERSION			0x84000000
68532ed618SSoby Mathew #define PSCI_CPU_SUSPEND_AARCH32	0x84000001
69532ed618SSoby Mathew #define PSCI_CPU_SUSPEND_AARCH64	0xc4000001
70532ed618SSoby Mathew #define PSCI_CPU_OFF			0x84000002
71532ed618SSoby Mathew #define PSCI_CPU_ON_AARCH32		0x84000003
72532ed618SSoby Mathew #define PSCI_CPU_ON_AARCH64		0xc4000003
73532ed618SSoby Mathew #define PSCI_AFFINITY_INFO_AARCH32	0x84000004
74532ed618SSoby Mathew #define PSCI_AFFINITY_INFO_AARCH64	0xc4000004
75532ed618SSoby Mathew #define PSCI_MIG_AARCH32		0x84000005
76532ed618SSoby Mathew #define PSCI_MIG_AARCH64		0xc4000005
77532ed618SSoby Mathew #define PSCI_MIG_INFO_TYPE		0x84000006
78532ed618SSoby Mathew #define PSCI_MIG_INFO_UP_CPU_AARCH32	0x84000007
79532ed618SSoby Mathew #define PSCI_MIG_INFO_UP_CPU_AARCH64	0xc4000007
80532ed618SSoby Mathew #define PSCI_SYSTEM_OFF			0x84000008
81532ed618SSoby Mathew #define PSCI_SYSTEM_RESET		0x84000009
82532ed618SSoby Mathew #define PSCI_FEATURES			0x8400000A
8328d3d614SJeenu Viswambharan #define PSCI_NODE_HW_STATE_AARCH32	0x8400000d
8428d3d614SJeenu Viswambharan #define PSCI_NODE_HW_STATE_AARCH64	0xc400000d
85532ed618SSoby Mathew #define PSCI_SYSTEM_SUSPEND_AARCH32	0x8400000E
86532ed618SSoby Mathew #define PSCI_SYSTEM_SUSPEND_AARCH64	0xc400000E
87532ed618SSoby Mathew #define PSCI_STAT_RESIDENCY_AARCH32	0x84000010
88532ed618SSoby Mathew #define PSCI_STAT_RESIDENCY_AARCH64	0xc4000010
89532ed618SSoby Mathew #define PSCI_STAT_COUNT_AARCH32		0x84000011
90532ed618SSoby Mathew #define PSCI_STAT_COUNT_AARCH64		0xc4000011
91532ed618SSoby Mathew 
92532ed618SSoby Mathew /* Macro to help build the psci capabilities bitfield */
93532ed618SSoby Mathew #define define_psci_cap(x)		(1 << (x & 0x1f))
94532ed618SSoby Mathew 
95532ed618SSoby Mathew /*
96532ed618SSoby Mathew  * Number of PSCI calls (above) implemented
97532ed618SSoby Mathew  */
98532ed618SSoby Mathew #if ENABLE_PSCI_STAT
99532ed618SSoby Mathew #define PSCI_NUM_CALLS			22
100532ed618SSoby Mathew #else
101532ed618SSoby Mathew #define PSCI_NUM_CALLS			18
102532ed618SSoby Mathew #endif
103532ed618SSoby Mathew 
104cf0b1492SSoby Mathew /* The macros below are used to identify PSCI calls from the SMC function ID */
105cf0b1492SSoby Mathew #define PSCI_FID_MASK			0xffe0u
106cf0b1492SSoby Mathew #define PSCI_FID_VALUE			0u
107cf0b1492SSoby Mathew #define is_psci_fid(_fid) \
108cf0b1492SSoby Mathew 	(((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE)
109cf0b1492SSoby Mathew 
110532ed618SSoby Mathew /*******************************************************************************
111532ed618SSoby Mathew  * PSCI Migrate and friends
112532ed618SSoby Mathew  ******************************************************************************/
113532ed618SSoby Mathew #define PSCI_TOS_UP_MIG_CAP	0
114532ed618SSoby Mathew #define PSCI_TOS_NOT_UP_MIG_CAP	1
115532ed618SSoby Mathew #define PSCI_TOS_NOT_PRESENT_MP	2
116532ed618SSoby Mathew 
117532ed618SSoby Mathew /*******************************************************************************
118532ed618SSoby Mathew  * PSCI CPU_SUSPEND 'power_state' parameter specific defines
119532ed618SSoby Mathew  ******************************************************************************/
120532ed618SSoby Mathew #define PSTATE_ID_SHIFT		0
121532ed618SSoby Mathew 
122532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID
123532ed618SSoby Mathew #define PSTATE_VALID_MASK	0xB0000000
124532ed618SSoby Mathew #define PSTATE_TYPE_SHIFT	30
125532ed618SSoby Mathew #define PSTATE_ID_MASK		0xfffffff
126532ed618SSoby Mathew #else
127532ed618SSoby Mathew #define PSTATE_VALID_MASK	0xFCFE0000
128532ed618SSoby Mathew #define PSTATE_TYPE_SHIFT	16
129532ed618SSoby Mathew #define PSTATE_PWR_LVL_SHIFT	24
130532ed618SSoby Mathew #define PSTATE_ID_MASK		0xffff
131532ed618SSoby Mathew #define PSTATE_PWR_LVL_MASK	0x3
132532ed618SSoby Mathew 
133532ed618SSoby Mathew #define psci_get_pstate_pwrlvl(pstate)	(((pstate) >> PSTATE_PWR_LVL_SHIFT) & \
134532ed618SSoby Mathew 					PSTATE_PWR_LVL_MASK)
135532ed618SSoby Mathew #define psci_make_powerstate(state_id, type, pwrlvl) \
136532ed618SSoby Mathew 			(((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\
137532ed618SSoby Mathew 			(((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\
138532ed618SSoby Mathew 			(((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT)
139532ed618SSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */
140532ed618SSoby Mathew 
141532ed618SSoby Mathew #define PSTATE_TYPE_STANDBY	0x0
142532ed618SSoby Mathew #define PSTATE_TYPE_POWERDOWN	0x1
143532ed618SSoby Mathew #define PSTATE_TYPE_MASK	0x1
144532ed618SSoby Mathew 
145532ed618SSoby Mathew #define psci_get_pstate_id(pstate)	(((pstate) >> PSTATE_ID_SHIFT) & \
146532ed618SSoby Mathew 					PSTATE_ID_MASK)
147532ed618SSoby Mathew #define psci_get_pstate_type(pstate)	(((pstate) >> PSTATE_TYPE_SHIFT) & \
148532ed618SSoby Mathew 					PSTATE_TYPE_MASK)
149532ed618SSoby Mathew #define psci_check_power_state(pstate)	((pstate) & PSTATE_VALID_MASK)
150532ed618SSoby Mathew 
151532ed618SSoby Mathew /*******************************************************************************
152532ed618SSoby Mathew  * PSCI CPU_FEATURES feature flag specific defines
153532ed618SSoby Mathew  ******************************************************************************/
154532ed618SSoby Mathew /* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */
155532ed618SSoby Mathew #define FF_PSTATE_SHIFT		1
156532ed618SSoby Mathew #define FF_PSTATE_ORIG		0
157532ed618SSoby Mathew #define FF_PSTATE_EXTENDED	1
158532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID
159532ed618SSoby Mathew #define FF_PSTATE		FF_PSTATE_EXTENDED
160532ed618SSoby Mathew #else
161532ed618SSoby Mathew #define FF_PSTATE		FF_PSTATE_ORIG
162532ed618SSoby Mathew #endif
163532ed618SSoby Mathew 
164532ed618SSoby Mathew /* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */
165532ed618SSoby Mathew #define FF_MODE_SUPPORT_SHIFT		0
166532ed618SSoby Mathew #define FF_SUPPORTS_OS_INIT_MODE	1
167532ed618SSoby Mathew 
168532ed618SSoby Mathew /*******************************************************************************
169532ed618SSoby Mathew  * PSCI version
170532ed618SSoby Mathew  ******************************************************************************/
171532ed618SSoby Mathew #define PSCI_MAJOR_VER		(1 << 16)
172532ed618SSoby Mathew #define PSCI_MINOR_VER		0x0
173532ed618SSoby Mathew 
174532ed618SSoby Mathew /*******************************************************************************
175532ed618SSoby Mathew  * PSCI error codes
176532ed618SSoby Mathew  ******************************************************************************/
177532ed618SSoby Mathew #define PSCI_E_SUCCESS		0
178532ed618SSoby Mathew #define PSCI_E_NOT_SUPPORTED	-1
179532ed618SSoby Mathew #define PSCI_E_INVALID_PARAMS	-2
180532ed618SSoby Mathew #define PSCI_E_DENIED		-3
181532ed618SSoby Mathew #define PSCI_E_ALREADY_ON	-4
182532ed618SSoby Mathew #define PSCI_E_ON_PENDING	-5
183532ed618SSoby Mathew #define PSCI_E_INTERN_FAIL	-6
184532ed618SSoby Mathew #define PSCI_E_NOT_PRESENT	-7
185532ed618SSoby Mathew #define PSCI_E_DISABLED		-8
186532ed618SSoby Mathew #define PSCI_E_INVALID_ADDRESS	-9
187532ed618SSoby Mathew 
188532ed618SSoby Mathew #define PSCI_INVALID_MPIDR	~((u_register_t)0)
189532ed618SSoby Mathew 
190532ed618SSoby Mathew #ifndef __ASSEMBLY__
191532ed618SSoby Mathew 
192532ed618SSoby Mathew #include <stdint.h>
193532ed618SSoby Mathew #include <types.h>
194532ed618SSoby Mathew 
195532ed618SSoby Mathew /*
196532ed618SSoby Mathew  * These are the states reported by the PSCI_AFFINITY_INFO API for the specified
197532ed618SSoby Mathew  * CPU. The definitions of these states can be found in Section 5.7.1 in the
198532ed618SSoby Mathew  * PSCI specification (ARM DEN 0022C).
199532ed618SSoby Mathew  */
200532ed618SSoby Mathew typedef enum {
201532ed618SSoby Mathew 	AFF_STATE_ON = 0,
202532ed618SSoby Mathew 	AFF_STATE_OFF = 1,
203532ed618SSoby Mathew 	AFF_STATE_ON_PENDING = 2
204532ed618SSoby Mathew } aff_info_state_t;
205532ed618SSoby Mathew 
206532ed618SSoby Mathew /*
20728d3d614SJeenu Viswambharan  * These are the power states reported by PSCI_NODE_HW_STATE API for the
20828d3d614SJeenu Viswambharan  * specified CPU. The definitions of these states can be found in Section 5.15.3
20928d3d614SJeenu Viswambharan  * of PSCI specification (ARM DEN 0022C).
21028d3d614SJeenu Viswambharan  */
21128d3d614SJeenu Viswambharan typedef enum {
21228d3d614SJeenu Viswambharan 	HW_ON = 0,
21328d3d614SJeenu Viswambharan 	HW_OFF = 1,
21428d3d614SJeenu Viswambharan 	HW_STANDBY = 2
21528d3d614SJeenu Viswambharan } node_hw_state_t;
21628d3d614SJeenu Viswambharan 
21728d3d614SJeenu Viswambharan /*
218532ed618SSoby Mathew  * Macro to represent invalid affinity level within PSCI.
219532ed618SSoby Mathew  */
220532ed618SSoby Mathew #define PSCI_INVALID_PWR_LVL	(PLAT_MAX_PWR_LVL + 1)
221532ed618SSoby Mathew 
222532ed618SSoby Mathew /*
223532ed618SSoby Mathew  * Type for representing the local power state at a particular level.
224532ed618SSoby Mathew  */
225532ed618SSoby Mathew typedef uint8_t plat_local_state_t;
226532ed618SSoby Mathew 
227532ed618SSoby Mathew /* The local state macro used to represent RUN state. */
228532ed618SSoby Mathew #define PSCI_LOCAL_STATE_RUN  	0
229532ed618SSoby Mathew 
230532ed618SSoby Mathew /*
231532ed618SSoby Mathew  * Macro to test whether the plat_local_state is RUN state
232532ed618SSoby Mathew  */
233532ed618SSoby Mathew #define is_local_state_run(plat_local_state) \
234532ed618SSoby Mathew 			((plat_local_state) == PSCI_LOCAL_STATE_RUN)
235532ed618SSoby Mathew 
236532ed618SSoby Mathew /*
237532ed618SSoby Mathew  * Macro to test whether the plat_local_state is RETENTION state
238532ed618SSoby Mathew  */
239532ed618SSoby Mathew #define is_local_state_retn(plat_local_state) \
240532ed618SSoby Mathew 			(((plat_local_state) > PSCI_LOCAL_STATE_RUN) && \
241532ed618SSoby Mathew 			((plat_local_state) <= PLAT_MAX_RET_STATE))
242532ed618SSoby Mathew 
243532ed618SSoby Mathew /*
244532ed618SSoby Mathew  * Macro to test whether the plat_local_state is OFF state
245532ed618SSoby Mathew  */
246532ed618SSoby Mathew #define is_local_state_off(plat_local_state) \
247532ed618SSoby Mathew 			(((plat_local_state) > PLAT_MAX_RET_STATE) && \
248532ed618SSoby Mathew 			((plat_local_state) <= PLAT_MAX_OFF_STATE))
249532ed618SSoby Mathew 
250532ed618SSoby Mathew /*****************************************************************************
251532ed618SSoby Mathew  * This data structure defines the representation of the power state parameter
252532ed618SSoby Mathew  * for its exchange between the generic PSCI code and the platform port. For
253532ed618SSoby Mathew  * example, it is used by the platform port to specify the requested power
254532ed618SSoby Mathew  * states during a power management operation. It is used by the generic code to
255532ed618SSoby Mathew  * inform the platform about the target power states that each level should
256532ed618SSoby Mathew  * enter.
257532ed618SSoby Mathew  ****************************************************************************/
258532ed618SSoby Mathew typedef struct psci_power_state {
259532ed618SSoby Mathew 	/*
260532ed618SSoby Mathew 	 * The pwr_domain_state[] stores the local power state at each level
261532ed618SSoby Mathew 	 * for the CPU.
262532ed618SSoby Mathew 	 */
263532ed618SSoby Mathew 	plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + 1];
264532ed618SSoby Mathew } psci_power_state_t;
265532ed618SSoby Mathew 
266532ed618SSoby Mathew /*******************************************************************************
267532ed618SSoby Mathew  * Structure used to store per-cpu information relevant to the PSCI service.
268532ed618SSoby Mathew  * It is populated in the per-cpu data array. In return we get a guarantee that
269532ed618SSoby Mathew  * this information will not reside on a cache line shared with another cpu.
270532ed618SSoby Mathew  ******************************************************************************/
271532ed618SSoby Mathew typedef struct psci_cpu_data {
272532ed618SSoby Mathew 	/* State as seen by PSCI Affinity Info API */
273532ed618SSoby Mathew 	aff_info_state_t aff_info_state;
274532ed618SSoby Mathew 
275532ed618SSoby Mathew 	/*
276532ed618SSoby Mathew 	 * Highest power level which takes part in a power management
277532ed618SSoby Mathew 	 * operation.
278532ed618SSoby Mathew 	 */
279532ed618SSoby Mathew 	unsigned char target_pwrlvl;
280532ed618SSoby Mathew 
281532ed618SSoby Mathew 	/* The local power state of this CPU */
282532ed618SSoby Mathew 	plat_local_state_t local_state;
283532ed618SSoby Mathew } psci_cpu_data_t;
284532ed618SSoby Mathew 
285532ed618SSoby Mathew /*******************************************************************************
286532ed618SSoby Mathew  * Structure populated by platform specific code to export routines which
287532ed618SSoby Mathew  * perform common low level power management functions
288532ed618SSoby Mathew  ******************************************************************************/
289532ed618SSoby Mathew typedef struct plat_psci_ops {
290532ed618SSoby Mathew 	void (*cpu_standby)(plat_local_state_t cpu_state);
291532ed618SSoby Mathew 	int (*pwr_domain_on)(u_register_t mpidr);
292532ed618SSoby Mathew 	void (*pwr_domain_off)(const psci_power_state_t *target_state);
293532ed618SSoby Mathew 	void (*pwr_domain_suspend)(const psci_power_state_t *target_state);
294532ed618SSoby Mathew 	void (*pwr_domain_on_finish)(const psci_power_state_t *target_state);
295532ed618SSoby Mathew 	void (*pwr_domain_suspend_finish)(
296532ed618SSoby Mathew 				const psci_power_state_t *target_state);
297532ed618SSoby Mathew 	void (*pwr_domain_pwr_down_wfi)(
298532ed618SSoby Mathew 				const psci_power_state_t *target_state) __dead2;
299532ed618SSoby Mathew 	void (*system_off)(void) __dead2;
300532ed618SSoby Mathew 	void (*system_reset)(void) __dead2;
301532ed618SSoby Mathew 	int (*validate_power_state)(unsigned int power_state,
302532ed618SSoby Mathew 				    psci_power_state_t *req_state);
303532ed618SSoby Mathew 	int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint);
304532ed618SSoby Mathew 	void (*get_sys_suspend_power_state)(
305532ed618SSoby Mathew 				    psci_power_state_t *req_state);
306532ed618SSoby Mathew 	int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state,
307532ed618SSoby Mathew 				    int pwrlvl);
308532ed618SSoby Mathew 	int (*translate_power_state_by_mpidr)(u_register_t mpidr,
309532ed618SSoby Mathew 				    unsigned int power_state,
310532ed618SSoby Mathew 				    psci_power_state_t *output_state);
31128d3d614SJeenu Viswambharan 	int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level);
312532ed618SSoby Mathew } plat_psci_ops_t;
313532ed618SSoby Mathew 
314532ed618SSoby Mathew /*******************************************************************************
315532ed618SSoby Mathew  * Function & Data prototypes
316532ed618SSoby Mathew  ******************************************************************************/
317532ed618SSoby Mathew unsigned int psci_version(void);
318532ed618SSoby Mathew int psci_cpu_on(u_register_t target_cpu,
319532ed618SSoby Mathew 		uintptr_t entrypoint,
320532ed618SSoby Mathew 		u_register_t context_id);
321532ed618SSoby Mathew int psci_cpu_suspend(unsigned int power_state,
322532ed618SSoby Mathew 		     uintptr_t entrypoint,
323532ed618SSoby Mathew 		     u_register_t context_id);
324532ed618SSoby Mathew int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id);
325532ed618SSoby Mathew int psci_cpu_off(void);
326532ed618SSoby Mathew int psci_affinity_info(u_register_t target_affinity,
327532ed618SSoby Mathew 		       unsigned int lowest_affinity_level);
328532ed618SSoby Mathew int psci_migrate(u_register_t target_cpu);
329532ed618SSoby Mathew int psci_migrate_info_type(void);
330532ed618SSoby Mathew long psci_migrate_info_up_cpu(void);
33128d3d614SJeenu Viswambharan int psci_node_hw_state(u_register_t target_cpu,
33228d3d614SJeenu Viswambharan 		       unsigned int power_level);
333532ed618SSoby Mathew int psci_features(unsigned int psci_fid);
334532ed618SSoby Mathew void __dead2 psci_power_down_wfi(void);
335cf0b1492SSoby Mathew void psci_arch_setup(void);
336cf0b1492SSoby Mathew 
337cf0b1492SSoby Mathew /*
338cf0b1492SSoby Mathew  * The below API is deprecated. This is now replaced by bl31_warmboot_entry in
339cf0b1492SSoby Mathew  * AArch64.
340cf0b1492SSoby Mathew  */
341cf0b1492SSoby Mathew void psci_entrypoint(void) __deprecated;
342cf0b1492SSoby Mathew 
343532ed618SSoby Mathew #endif /*__ASSEMBLY__*/
344532ed618SSoby Mathew 
345532ed618SSoby Mathew #endif /* __PSCI_H__ */
346