xref: /rk3399_ARM-atf/include/lib/psci/psci.h (revision 3c471c35812bc7863509dda1aedad08d35b48896)
1532ed618SSoby Mathew /*
297373c33SAntonio Nino Diaz  * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
797373c33SAntonio Nino Diaz #ifndef PSCI_H
897373c33SAntonio Nino Diaz #define PSCI_H
9532ed618SSoby Mathew 
10532ed618SSoby Mathew #include <bakery_lock.h>
11f426fc05SSoby Mathew #include <bl_common.h>
12532ed618SSoby Mathew #include <platform_def.h>	/* for PLAT_NUM_PWR_DOMAINS */
135dffb46cSSoby Mathew #include <psci_lib.h>		/* To maintain compatibility for SPDs */
14030567e6SVarun Wadekar #include <utils_def.h>
15532ed618SSoby Mathew 
16532ed618SSoby Mathew /*******************************************************************************
17532ed618SSoby Mathew  * Number of power domains whose state this PSCI implementation can track
18532ed618SSoby Mathew  ******************************************************************************/
19532ed618SSoby Mathew #ifdef PLAT_NUM_PWR_DOMAINS
20532ed618SSoby Mathew #define PSCI_NUM_PWR_DOMAINS	PLAT_NUM_PWR_DOMAINS
21532ed618SSoby Mathew #else
221083b2b3SAntonio Nino Diaz #define PSCI_NUM_PWR_DOMAINS	(2 * PLATFORM_CORE_COUNT)
23532ed618SSoby Mathew #endif
24532ed618SSoby Mathew 
25532ed618SSoby Mathew #define PSCI_NUM_NON_CPU_PWR_DOMAINS	(PSCI_NUM_PWR_DOMAINS - \
26532ed618SSoby Mathew 					 PLATFORM_CORE_COUNT)
27532ed618SSoby Mathew 
28532ed618SSoby Mathew /* This is the power level corresponding to a CPU */
291083b2b3SAntonio Nino Diaz #define PSCI_CPU_PWR_LVL	U(0)
30532ed618SSoby Mathew 
31532ed618SSoby Mathew /*
32532ed618SSoby Mathew  * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND
33532ed618SSoby Mathew  * uses the old power_state parameter format which has 2 bits to specify the
34532ed618SSoby Mathew  * power level, this constant is defined to be 3.
35532ed618SSoby Mathew  */
36030567e6SVarun Wadekar #define PSCI_MAX_PWR_LVL	U(3)
37532ed618SSoby Mathew 
38532ed618SSoby Mathew /*******************************************************************************
39532ed618SSoby Mathew  * Defines for runtime services function ids
40532ed618SSoby Mathew  ******************************************************************************/
41030567e6SVarun Wadekar #define PSCI_VERSION			U(0x84000000)
42030567e6SVarun Wadekar #define PSCI_CPU_SUSPEND_AARCH32	U(0x84000001)
43030567e6SVarun Wadekar #define PSCI_CPU_SUSPEND_AARCH64	U(0xc4000001)
44030567e6SVarun Wadekar #define PSCI_CPU_OFF			U(0x84000002)
45030567e6SVarun Wadekar #define PSCI_CPU_ON_AARCH32		U(0x84000003)
46030567e6SVarun Wadekar #define PSCI_CPU_ON_AARCH64		U(0xc4000003)
47030567e6SVarun Wadekar #define PSCI_AFFINITY_INFO_AARCH32	U(0x84000004)
48030567e6SVarun Wadekar #define PSCI_AFFINITY_INFO_AARCH64	U(0xc4000004)
49030567e6SVarun Wadekar #define PSCI_MIG_AARCH32		U(0x84000005)
50030567e6SVarun Wadekar #define PSCI_MIG_AARCH64		U(0xc4000005)
51030567e6SVarun Wadekar #define PSCI_MIG_INFO_TYPE		U(0x84000006)
52030567e6SVarun Wadekar #define PSCI_MIG_INFO_UP_CPU_AARCH32	U(0x84000007)
53030567e6SVarun Wadekar #define PSCI_MIG_INFO_UP_CPU_AARCH64	U(0xc4000007)
54030567e6SVarun Wadekar #define PSCI_SYSTEM_OFF			U(0x84000008)
55030567e6SVarun Wadekar #define PSCI_SYSTEM_RESET		U(0x84000009)
56030567e6SVarun Wadekar #define PSCI_FEATURES			U(0x8400000A)
57030567e6SVarun Wadekar #define PSCI_NODE_HW_STATE_AARCH32	U(0x8400000d)
58030567e6SVarun Wadekar #define PSCI_NODE_HW_STATE_AARCH64	U(0xc400000d)
59030567e6SVarun Wadekar #define PSCI_SYSTEM_SUSPEND_AARCH32	U(0x8400000E)
60030567e6SVarun Wadekar #define PSCI_SYSTEM_SUSPEND_AARCH64	U(0xc400000E)
61030567e6SVarun Wadekar #define PSCI_STAT_RESIDENCY_AARCH32	U(0x84000010)
62030567e6SVarun Wadekar #define PSCI_STAT_RESIDENCY_AARCH64	U(0xc4000010)
63030567e6SVarun Wadekar #define PSCI_STAT_COUNT_AARCH32		U(0x84000011)
64030567e6SVarun Wadekar #define PSCI_STAT_COUNT_AARCH64		U(0xc4000011)
6536a8f8fdSRoberto Vargas #define PSCI_SYSTEM_RESET2_AARCH32	U(0x84000012)
6636a8f8fdSRoberto Vargas #define PSCI_SYSTEM_RESET2_AARCH64	U(0xc4000012)
67d4c596beSRoberto Vargas #define PSCI_MEM_PROTECT		U(0x84000013)
68d4c596beSRoberto Vargas #define PSCI_MEM_CHK_RANGE_AARCH32	U(0x84000014)
69d4c596beSRoberto Vargas #define PSCI_MEM_CHK_RANGE_AARCH64	U(0xc4000014)
70532ed618SSoby Mathew 
71532ed618SSoby Mathew /*
72532ed618SSoby Mathew  * Number of PSCI calls (above) implemented
73532ed618SSoby Mathew  */
74532ed618SSoby Mathew #if ENABLE_PSCI_STAT
75030567e6SVarun Wadekar #define PSCI_NUM_CALLS			U(22)
76532ed618SSoby Mathew #else
77030567e6SVarun Wadekar #define PSCI_NUM_CALLS			U(18)
78532ed618SSoby Mathew #endif
79532ed618SSoby Mathew 
80cf0b1492SSoby Mathew /* The macros below are used to identify PSCI calls from the SMC function ID */
81030567e6SVarun Wadekar #define PSCI_FID_MASK			U(0xffe0)
82030567e6SVarun Wadekar #define PSCI_FID_VALUE			U(0)
83cf0b1492SSoby Mathew #define is_psci_fid(_fid) \
84cf0b1492SSoby Mathew 	(((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE)
85cf0b1492SSoby Mathew 
86532ed618SSoby Mathew /*******************************************************************************
87532ed618SSoby Mathew  * PSCI Migrate and friends
88532ed618SSoby Mathew  ******************************************************************************/
891083b2b3SAntonio Nino Diaz #define PSCI_TOS_UP_MIG_CAP	0
901083b2b3SAntonio Nino Diaz #define PSCI_TOS_NOT_UP_MIG_CAP	1
911083b2b3SAntonio Nino Diaz #define PSCI_TOS_NOT_PRESENT_MP	2
92532ed618SSoby Mathew 
93532ed618SSoby Mathew /*******************************************************************************
94532ed618SSoby Mathew  * PSCI CPU_SUSPEND 'power_state' parameter specific defines
95532ed618SSoby Mathew  ******************************************************************************/
96030567e6SVarun Wadekar #define PSTATE_ID_SHIFT		U(0)
97532ed618SSoby Mathew 
98532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID
99030567e6SVarun Wadekar #define PSTATE_VALID_MASK	U(0xB0000000)
100030567e6SVarun Wadekar #define PSTATE_TYPE_SHIFT	U(30)
101030567e6SVarun Wadekar #define PSTATE_ID_MASK		U(0xfffffff)
102532ed618SSoby Mathew #else
103030567e6SVarun Wadekar #define PSTATE_VALID_MASK	U(0xFCFE0000)
104030567e6SVarun Wadekar #define PSTATE_TYPE_SHIFT	U(16)
105030567e6SVarun Wadekar #define PSTATE_PWR_LVL_SHIFT	U(24)
106030567e6SVarun Wadekar #define PSTATE_ID_MASK		U(0xffff)
107030567e6SVarun Wadekar #define PSTATE_PWR_LVL_MASK	U(0x3)
108532ed618SSoby Mathew 
109532ed618SSoby Mathew #define psci_get_pstate_pwrlvl(pstate)	(((pstate) >> PSTATE_PWR_LVL_SHIFT) & \
110532ed618SSoby Mathew 					PSTATE_PWR_LVL_MASK)
111532ed618SSoby Mathew #define psci_make_powerstate(state_id, type, pwrlvl) \
112532ed618SSoby Mathew 			(((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\
113532ed618SSoby Mathew 			(((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\
114532ed618SSoby Mathew 			(((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT)
115532ed618SSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */
116532ed618SSoby Mathew 
117030567e6SVarun Wadekar #define PSTATE_TYPE_STANDBY	U(0x0)
118030567e6SVarun Wadekar #define PSTATE_TYPE_POWERDOWN	U(0x1)
119030567e6SVarun Wadekar #define PSTATE_TYPE_MASK	U(0x1)
120532ed618SSoby Mathew 
121532ed618SSoby Mathew /*******************************************************************************
122532ed618SSoby Mathew  * PSCI CPU_FEATURES feature flag specific defines
123532ed618SSoby Mathew  ******************************************************************************/
124532ed618SSoby Mathew /* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */
125030567e6SVarun Wadekar #define FF_PSTATE_SHIFT		U(1)
126030567e6SVarun Wadekar #define FF_PSTATE_ORIG		U(0)
127030567e6SVarun Wadekar #define FF_PSTATE_EXTENDED	U(1)
128532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID
129532ed618SSoby Mathew #define FF_PSTATE		FF_PSTATE_EXTENDED
130532ed618SSoby Mathew #else
131532ed618SSoby Mathew #define FF_PSTATE		FF_PSTATE_ORIG
132532ed618SSoby Mathew #endif
133532ed618SSoby Mathew 
134532ed618SSoby Mathew /* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */
135030567e6SVarun Wadekar #define FF_MODE_SUPPORT_SHIFT		U(0)
136030567e6SVarun Wadekar #define FF_SUPPORTS_OS_INIT_MODE	U(1)
137532ed618SSoby Mathew 
138532ed618SSoby Mathew /*******************************************************************************
139532ed618SSoby Mathew  * PSCI version
140532ed618SSoby Mathew  ******************************************************************************/
141030567e6SVarun Wadekar #define PSCI_MAJOR_VER		(U(1) << 16)
142829e97d7SRoberto Vargas #define PSCI_MINOR_VER		U(0x1)
143532ed618SSoby Mathew 
144532ed618SSoby Mathew /*******************************************************************************
145532ed618SSoby Mathew  * PSCI error codes
146532ed618SSoby Mathew  ******************************************************************************/
147532ed618SSoby Mathew #define PSCI_E_SUCCESS		0
148532ed618SSoby Mathew #define PSCI_E_NOT_SUPPORTED	-1
149532ed618SSoby Mathew #define PSCI_E_INVALID_PARAMS	-2
150532ed618SSoby Mathew #define PSCI_E_DENIED		-3
151532ed618SSoby Mathew #define PSCI_E_ALREADY_ON	-4
152532ed618SSoby Mathew #define PSCI_E_ON_PENDING	-5
153532ed618SSoby Mathew #define PSCI_E_INTERN_FAIL	-6
154532ed618SSoby Mathew #define PSCI_E_NOT_PRESENT	-7
155532ed618SSoby Mathew #define PSCI_E_DISABLED		-8
156532ed618SSoby Mathew #define PSCI_E_INVALID_ADDRESS	-9
157532ed618SSoby Mathew 
158532ed618SSoby Mathew #define PSCI_INVALID_MPIDR	~((u_register_t)0)
159532ed618SSoby Mathew 
16036a8f8fdSRoberto Vargas /*
16136a8f8fdSRoberto Vargas  * SYSTEM_RESET2 macros
16236a8f8fdSRoberto Vargas  */
1631083b2b3SAntonio Nino Diaz #define PSCI_RESET2_TYPE_VENDOR_SHIFT	U(31)
1641083b2b3SAntonio Nino Diaz #define PSCI_RESET2_TYPE_VENDOR		(U(1) << PSCI_RESET2_TYPE_VENDOR_SHIFT)
1651083b2b3SAntonio Nino Diaz #define PSCI_RESET2_TYPE_ARCH		(U(0) << PSCI_RESET2_TYPE_VENDOR_SHIFT)
1661083b2b3SAntonio Nino Diaz #define PSCI_RESET2_SYSTEM_WARM_RESET	(PSCI_RESET2_TYPE_ARCH | U(0))
16736a8f8fdSRoberto Vargas 
168532ed618SSoby Mathew #ifndef __ASSEMBLY__
169532ed618SSoby Mathew 
170532ed618SSoby Mathew #include <stdint.h>
171532ed618SSoby Mathew 
17297373c33SAntonio Nino Diaz /* Function to help build the psci capabilities bitfield */
17397373c33SAntonio Nino Diaz 
17497373c33SAntonio Nino Diaz static inline unsigned int define_psci_cap(unsigned int x)
17597373c33SAntonio Nino Diaz {
17697373c33SAntonio Nino Diaz 	return U(1) << (x & U(0x1f));
17797373c33SAntonio Nino Diaz }
17897373c33SAntonio Nino Diaz 
17997373c33SAntonio Nino Diaz 
18097373c33SAntonio Nino Diaz /* Power state helper functions */
18197373c33SAntonio Nino Diaz 
18297373c33SAntonio Nino Diaz static inline unsigned int psci_get_pstate_id(unsigned int power_state)
18397373c33SAntonio Nino Diaz {
18497373c33SAntonio Nino Diaz 	return ((power_state) >> PSTATE_ID_SHIFT) & PSTATE_ID_MASK;
18597373c33SAntonio Nino Diaz }
18697373c33SAntonio Nino Diaz 
18797373c33SAntonio Nino Diaz static inline unsigned int psci_get_pstate_type(unsigned int power_state)
18897373c33SAntonio Nino Diaz {
18997373c33SAntonio Nino Diaz 	return ((power_state) >> PSTATE_TYPE_SHIFT) & PSTATE_TYPE_MASK;
19097373c33SAntonio Nino Diaz }
19197373c33SAntonio Nino Diaz 
19297373c33SAntonio Nino Diaz static inline unsigned int psci_check_power_state(unsigned int power_state)
19397373c33SAntonio Nino Diaz {
19497373c33SAntonio Nino Diaz 	return ((power_state) & PSTATE_VALID_MASK);
19597373c33SAntonio Nino Diaz }
19697373c33SAntonio Nino Diaz 
197532ed618SSoby Mathew /*
198532ed618SSoby Mathew  * These are the states reported by the PSCI_AFFINITY_INFO API for the specified
199532ed618SSoby Mathew  * CPU. The definitions of these states can be found in Section 5.7.1 in the
200532ed618SSoby Mathew  * PSCI specification (ARM DEN 0022C).
201532ed618SSoby Mathew  */
202532ed618SSoby Mathew typedef enum {
203030567e6SVarun Wadekar 	AFF_STATE_ON = U(0),
204030567e6SVarun Wadekar 	AFF_STATE_OFF = U(1),
205030567e6SVarun Wadekar 	AFF_STATE_ON_PENDING = U(2)
206532ed618SSoby Mathew } aff_info_state_t;
207532ed618SSoby Mathew 
208532ed618SSoby Mathew /*
20928d3d614SJeenu Viswambharan  * These are the power states reported by PSCI_NODE_HW_STATE API for the
21028d3d614SJeenu Viswambharan  * specified CPU. The definitions of these states can be found in Section 5.15.3
21128d3d614SJeenu Viswambharan  * of PSCI specification (ARM DEN 0022C).
21228d3d614SJeenu Viswambharan  */
2131083b2b3SAntonio Nino Diaz #define HW_ON		0
2141083b2b3SAntonio Nino Diaz #define HW_OFF		1
2151083b2b3SAntonio Nino Diaz #define HW_STANDBY	2
21628d3d614SJeenu Viswambharan 
21728d3d614SJeenu Viswambharan /*
218532ed618SSoby Mathew  * Macro to represent invalid affinity level within PSCI.
219532ed618SSoby Mathew  */
220030567e6SVarun Wadekar #define PSCI_INVALID_PWR_LVL	(PLAT_MAX_PWR_LVL + U(1))
221532ed618SSoby Mathew 
222532ed618SSoby Mathew /*
223532ed618SSoby Mathew  * Type for representing the local power state at a particular level.
224532ed618SSoby Mathew  */
225532ed618SSoby Mathew typedef uint8_t plat_local_state_t;
226532ed618SSoby Mathew 
227532ed618SSoby Mathew /* The local state macro used to represent RUN state. */
228030567e6SVarun Wadekar #define PSCI_LOCAL_STATE_RUN	U(0)
229532ed618SSoby Mathew 
230532ed618SSoby Mathew /*
23197373c33SAntonio Nino Diaz  * Function to test whether the plat_local_state is RUN state
232532ed618SSoby Mathew  */
23397373c33SAntonio Nino Diaz static inline int is_local_state_run(unsigned int plat_local_state)
23497373c33SAntonio Nino Diaz {
23597373c33SAntonio Nino Diaz 	return (plat_local_state == PSCI_LOCAL_STATE_RUN) ? 1 : 0;
23697373c33SAntonio Nino Diaz }
237532ed618SSoby Mathew 
238532ed618SSoby Mathew /*
23997373c33SAntonio Nino Diaz  * Function to test whether the plat_local_state is RETENTION state
240532ed618SSoby Mathew  */
24197373c33SAntonio Nino Diaz static inline int is_local_state_retn(unsigned int plat_local_state)
24297373c33SAntonio Nino Diaz {
24397373c33SAntonio Nino Diaz 	return ((plat_local_state > PSCI_LOCAL_STATE_RUN) &&
24497373c33SAntonio Nino Diaz 		(plat_local_state <= PLAT_MAX_RET_STATE)) ? 1 : 0;
24597373c33SAntonio Nino Diaz }
246532ed618SSoby Mathew 
247532ed618SSoby Mathew /*
24897373c33SAntonio Nino Diaz  * Function to test whether the plat_local_state is OFF state
249532ed618SSoby Mathew  */
25097373c33SAntonio Nino Diaz static inline int is_local_state_off(unsigned int plat_local_state)
25197373c33SAntonio Nino Diaz {
25297373c33SAntonio Nino Diaz 	return ((plat_local_state > PLAT_MAX_RET_STATE) &&
25397373c33SAntonio Nino Diaz 		(plat_local_state <= PLAT_MAX_OFF_STATE)) ? 1 : 0;
25497373c33SAntonio Nino Diaz }
255532ed618SSoby Mathew 
256532ed618SSoby Mathew /*****************************************************************************
257532ed618SSoby Mathew  * This data structure defines the representation of the power state parameter
258532ed618SSoby Mathew  * for its exchange between the generic PSCI code and the platform port. For
259532ed618SSoby Mathew  * example, it is used by the platform port to specify the requested power
260532ed618SSoby Mathew  * states during a power management operation. It is used by the generic code to
261532ed618SSoby Mathew  * inform the platform about the target power states that each level should
262532ed618SSoby Mathew  * enter.
263532ed618SSoby Mathew  ****************************************************************************/
264532ed618SSoby Mathew typedef struct psci_power_state {
265532ed618SSoby Mathew 	/*
266532ed618SSoby Mathew 	 * The pwr_domain_state[] stores the local power state at each level
267532ed618SSoby Mathew 	 * for the CPU.
268532ed618SSoby Mathew 	 */
269030567e6SVarun Wadekar 	plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + U(1)];
270532ed618SSoby Mathew } psci_power_state_t;
271532ed618SSoby Mathew 
272532ed618SSoby Mathew /*******************************************************************************
273532ed618SSoby Mathew  * Structure used to store per-cpu information relevant to the PSCI service.
274532ed618SSoby Mathew  * It is populated in the per-cpu data array. In return we get a guarantee that
275532ed618SSoby Mathew  * this information will not reside on a cache line shared with another cpu.
276532ed618SSoby Mathew  ******************************************************************************/
277532ed618SSoby Mathew typedef struct psci_cpu_data {
278532ed618SSoby Mathew 	/* State as seen by PSCI Affinity Info API */
279532ed618SSoby Mathew 	aff_info_state_t aff_info_state;
280532ed618SSoby Mathew 
281532ed618SSoby Mathew 	/*
282532ed618SSoby Mathew 	 * Highest power level which takes part in a power management
283532ed618SSoby Mathew 	 * operation.
284532ed618SSoby Mathew 	 */
2851083b2b3SAntonio Nino Diaz 	unsigned int target_pwrlvl;
286532ed618SSoby Mathew 
287532ed618SSoby Mathew 	/* The local power state of this CPU */
288532ed618SSoby Mathew 	plat_local_state_t local_state;
289532ed618SSoby Mathew } psci_cpu_data_t;
290532ed618SSoby Mathew 
291532ed618SSoby Mathew /*******************************************************************************
292532ed618SSoby Mathew  * Structure populated by platform specific code to export routines which
293532ed618SSoby Mathew  * perform common low level power management functions
294532ed618SSoby Mathew  ******************************************************************************/
295532ed618SSoby Mathew typedef struct plat_psci_ops {
296532ed618SSoby Mathew 	void (*cpu_standby)(plat_local_state_t cpu_state);
297532ed618SSoby Mathew 	int (*pwr_domain_on)(u_register_t mpidr);
298532ed618SSoby Mathew 	void (*pwr_domain_off)(const psci_power_state_t *target_state);
2991862d620SVarun Wadekar 	void (*pwr_domain_suspend_pwrdown_early)(
3001862d620SVarun Wadekar 				const psci_power_state_t *target_state);
301532ed618SSoby Mathew 	void (*pwr_domain_suspend)(const psci_power_state_t *target_state);
302532ed618SSoby Mathew 	void (*pwr_domain_on_finish)(const psci_power_state_t *target_state);
303532ed618SSoby Mathew 	void (*pwr_domain_suspend_finish)(
304532ed618SSoby Mathew 				const psci_power_state_t *target_state);
305*3c471c35SYann Gautier 	void __dead2 (*pwr_domain_pwr_down_wfi)(
306*3c471c35SYann Gautier 				const psci_power_state_t *target_state);
307*3c471c35SYann Gautier 	void __dead2 (*system_off)(void);
308*3c471c35SYann Gautier 	void __dead2 (*system_reset)(void);
309532ed618SSoby Mathew 	int (*validate_power_state)(unsigned int power_state,
310532ed618SSoby Mathew 				    psci_power_state_t *req_state);
311532ed618SSoby Mathew 	int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint);
312532ed618SSoby Mathew 	void (*get_sys_suspend_power_state)(
313532ed618SSoby Mathew 				    psci_power_state_t *req_state);
314532ed618SSoby Mathew 	int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state,
315532ed618SSoby Mathew 				    int pwrlvl);
316532ed618SSoby Mathew 	int (*translate_power_state_by_mpidr)(u_register_t mpidr,
317532ed618SSoby Mathew 				    unsigned int power_state,
318532ed618SSoby Mathew 				    psci_power_state_t *output_state);
31928d3d614SJeenu Viswambharan 	int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level);
320d4c596beSRoberto Vargas 	int (*mem_protect_chk)(uintptr_t base, u_register_t length);
321d4c596beSRoberto Vargas 	int (*read_mem_protect)(int *val);
322d4c596beSRoberto Vargas 	int (*write_mem_protect)(int val);
32336a8f8fdSRoberto Vargas 	int (*system_reset2)(int is_vendor,
32436a8f8fdSRoberto Vargas 				int reset_type, u_register_t cookie);
325532ed618SSoby Mathew } plat_psci_ops_t;
326532ed618SSoby Mathew 
327532ed618SSoby Mathew /*******************************************************************************
328532ed618SSoby Mathew  * Function & Data prototypes
329532ed618SSoby Mathew  ******************************************************************************/
330532ed618SSoby Mathew unsigned int psci_version(void);
331532ed618SSoby Mathew int psci_cpu_on(u_register_t target_cpu,
332532ed618SSoby Mathew 		uintptr_t entrypoint,
333532ed618SSoby Mathew 		u_register_t context_id);
334532ed618SSoby Mathew int psci_cpu_suspend(unsigned int power_state,
335532ed618SSoby Mathew 		     uintptr_t entrypoint,
336532ed618SSoby Mathew 		     u_register_t context_id);
337532ed618SSoby Mathew int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id);
338532ed618SSoby Mathew int psci_cpu_off(void);
339532ed618SSoby Mathew int psci_affinity_info(u_register_t target_affinity,
340532ed618SSoby Mathew 		       unsigned int lowest_affinity_level);
341532ed618SSoby Mathew int psci_migrate(u_register_t target_cpu);
342532ed618SSoby Mathew int psci_migrate_info_type(void);
3436b7b0f36SAntonio Nino Diaz u_register_t psci_migrate_info_up_cpu(void);
34428d3d614SJeenu Viswambharan int psci_node_hw_state(u_register_t target_cpu,
34528d3d614SJeenu Viswambharan 		       unsigned int power_level);
346532ed618SSoby Mathew int psci_features(unsigned int psci_fid);
347532ed618SSoby Mathew void __dead2 psci_power_down_wfi(void);
348cf0b1492SSoby Mathew void psci_arch_setup(void);
349cf0b1492SSoby Mathew 
350532ed618SSoby Mathew #endif /*__ASSEMBLY__*/
351532ed618SSoby Mathew 
35297373c33SAntonio Nino Diaz #endif /* PSCI_H */
353