1532ed618SSoby Mathew /* 2532ed618SSoby Mathew * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 4532ed618SSoby Mathew * Redistribution and use in source and binary forms, with or without 5532ed618SSoby Mathew * modification, are permitted provided that the following conditions are met: 6532ed618SSoby Mathew * 7532ed618SSoby Mathew * Redistributions of source code must retain the above copyright notice, this 8532ed618SSoby Mathew * list of conditions and the following disclaimer. 9532ed618SSoby Mathew * 10532ed618SSoby Mathew * Redistributions in binary form must reproduce the above copyright notice, 11532ed618SSoby Mathew * this list of conditions and the following disclaimer in the documentation 12532ed618SSoby Mathew * and/or other materials provided with the distribution. 13532ed618SSoby Mathew * 14532ed618SSoby Mathew * Neither the name of ARM nor the names of its contributors may be used 15532ed618SSoby Mathew * to endorse or promote products derived from this software without specific 16532ed618SSoby Mathew * prior written permission. 17532ed618SSoby Mathew * 18532ed618SSoby Mathew * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19532ed618SSoby Mathew * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20532ed618SSoby Mathew * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21532ed618SSoby Mathew * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22532ed618SSoby Mathew * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23532ed618SSoby Mathew * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24532ed618SSoby Mathew * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25532ed618SSoby Mathew * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26532ed618SSoby Mathew * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27532ed618SSoby Mathew * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28532ed618SSoby Mathew * POSSIBILITY OF SUCH DAMAGE. 29532ed618SSoby Mathew */ 30532ed618SSoby Mathew 31532ed618SSoby Mathew #ifndef __PSCI_H__ 32532ed618SSoby Mathew #define __PSCI_H__ 33532ed618SSoby Mathew 34532ed618SSoby Mathew #include <bakery_lock.h> 35532ed618SSoby Mathew #include <platform_def.h> /* for PLAT_NUM_PWR_DOMAINS */ 36532ed618SSoby Mathew #if ENABLE_PLAT_COMPAT 37532ed618SSoby Mathew #include <psci_compat.h> 38532ed618SSoby Mathew #endif 39532ed618SSoby Mathew 40532ed618SSoby Mathew /******************************************************************************* 41532ed618SSoby Mathew * Number of power domains whose state this PSCI implementation can track 42532ed618SSoby Mathew ******************************************************************************/ 43532ed618SSoby Mathew #ifdef PLAT_NUM_PWR_DOMAINS 44532ed618SSoby Mathew #define PSCI_NUM_PWR_DOMAINS PLAT_NUM_PWR_DOMAINS 45532ed618SSoby Mathew #else 46532ed618SSoby Mathew #define PSCI_NUM_PWR_DOMAINS (2 * PLATFORM_CORE_COUNT) 47532ed618SSoby Mathew #endif 48532ed618SSoby Mathew 49532ed618SSoby Mathew #define PSCI_NUM_NON_CPU_PWR_DOMAINS (PSCI_NUM_PWR_DOMAINS - \ 50532ed618SSoby Mathew PLATFORM_CORE_COUNT) 51532ed618SSoby Mathew 52532ed618SSoby Mathew /* This is the power level corresponding to a CPU */ 53532ed618SSoby Mathew #define PSCI_CPU_PWR_LVL 0 54532ed618SSoby Mathew 55532ed618SSoby Mathew /* 56532ed618SSoby Mathew * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND 57532ed618SSoby Mathew * uses the old power_state parameter format which has 2 bits to specify the 58532ed618SSoby Mathew * power level, this constant is defined to be 3. 59532ed618SSoby Mathew */ 60532ed618SSoby Mathew #define PSCI_MAX_PWR_LVL 3 61532ed618SSoby Mathew 62532ed618SSoby Mathew /******************************************************************************* 63532ed618SSoby Mathew * Defines for runtime services function ids 64532ed618SSoby Mathew ******************************************************************************/ 65532ed618SSoby Mathew #define PSCI_VERSION 0x84000000 66532ed618SSoby Mathew #define PSCI_CPU_SUSPEND_AARCH32 0x84000001 67532ed618SSoby Mathew #define PSCI_CPU_SUSPEND_AARCH64 0xc4000001 68532ed618SSoby Mathew #define PSCI_CPU_OFF 0x84000002 69532ed618SSoby Mathew #define PSCI_CPU_ON_AARCH32 0x84000003 70532ed618SSoby Mathew #define PSCI_CPU_ON_AARCH64 0xc4000003 71532ed618SSoby Mathew #define PSCI_AFFINITY_INFO_AARCH32 0x84000004 72532ed618SSoby Mathew #define PSCI_AFFINITY_INFO_AARCH64 0xc4000004 73532ed618SSoby Mathew #define PSCI_MIG_AARCH32 0x84000005 74532ed618SSoby Mathew #define PSCI_MIG_AARCH64 0xc4000005 75532ed618SSoby Mathew #define PSCI_MIG_INFO_TYPE 0x84000006 76532ed618SSoby Mathew #define PSCI_MIG_INFO_UP_CPU_AARCH32 0x84000007 77532ed618SSoby Mathew #define PSCI_MIG_INFO_UP_CPU_AARCH64 0xc4000007 78532ed618SSoby Mathew #define PSCI_SYSTEM_OFF 0x84000008 79532ed618SSoby Mathew #define PSCI_SYSTEM_RESET 0x84000009 80532ed618SSoby Mathew #define PSCI_FEATURES 0x8400000A 81*28d3d614SJeenu Viswambharan #define PSCI_NODE_HW_STATE_AARCH32 0x8400000d 82*28d3d614SJeenu Viswambharan #define PSCI_NODE_HW_STATE_AARCH64 0xc400000d 83532ed618SSoby Mathew #define PSCI_SYSTEM_SUSPEND_AARCH32 0x8400000E 84532ed618SSoby Mathew #define PSCI_SYSTEM_SUSPEND_AARCH64 0xc400000E 85532ed618SSoby Mathew #define PSCI_STAT_RESIDENCY_AARCH32 0x84000010 86532ed618SSoby Mathew #define PSCI_STAT_RESIDENCY_AARCH64 0xc4000010 87532ed618SSoby Mathew #define PSCI_STAT_COUNT_AARCH32 0x84000011 88532ed618SSoby Mathew #define PSCI_STAT_COUNT_AARCH64 0xc4000011 89532ed618SSoby Mathew 90532ed618SSoby Mathew /* Macro to help build the psci capabilities bitfield */ 91532ed618SSoby Mathew #define define_psci_cap(x) (1 << (x & 0x1f)) 92532ed618SSoby Mathew 93532ed618SSoby Mathew /* 94532ed618SSoby Mathew * Number of PSCI calls (above) implemented 95532ed618SSoby Mathew */ 96532ed618SSoby Mathew #if ENABLE_PSCI_STAT 97532ed618SSoby Mathew #define PSCI_NUM_CALLS 22 98532ed618SSoby Mathew #else 99532ed618SSoby Mathew #define PSCI_NUM_CALLS 18 100532ed618SSoby Mathew #endif 101532ed618SSoby Mathew 102cf0b1492SSoby Mathew /* The macros below are used to identify PSCI calls from the SMC function ID */ 103cf0b1492SSoby Mathew #define PSCI_FID_MASK 0xffe0u 104cf0b1492SSoby Mathew #define PSCI_FID_VALUE 0u 105cf0b1492SSoby Mathew #define is_psci_fid(_fid) \ 106cf0b1492SSoby Mathew (((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE) 107cf0b1492SSoby Mathew 108532ed618SSoby Mathew /******************************************************************************* 109532ed618SSoby Mathew * PSCI Migrate and friends 110532ed618SSoby Mathew ******************************************************************************/ 111532ed618SSoby Mathew #define PSCI_TOS_UP_MIG_CAP 0 112532ed618SSoby Mathew #define PSCI_TOS_NOT_UP_MIG_CAP 1 113532ed618SSoby Mathew #define PSCI_TOS_NOT_PRESENT_MP 2 114532ed618SSoby Mathew 115532ed618SSoby Mathew /******************************************************************************* 116532ed618SSoby Mathew * PSCI CPU_SUSPEND 'power_state' parameter specific defines 117532ed618SSoby Mathew ******************************************************************************/ 118532ed618SSoby Mathew #define PSTATE_ID_SHIFT 0 119532ed618SSoby Mathew 120532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID 121532ed618SSoby Mathew #define PSTATE_VALID_MASK 0xB0000000 122532ed618SSoby Mathew #define PSTATE_TYPE_SHIFT 30 123532ed618SSoby Mathew #define PSTATE_ID_MASK 0xfffffff 124532ed618SSoby Mathew #else 125532ed618SSoby Mathew #define PSTATE_VALID_MASK 0xFCFE0000 126532ed618SSoby Mathew #define PSTATE_TYPE_SHIFT 16 127532ed618SSoby Mathew #define PSTATE_PWR_LVL_SHIFT 24 128532ed618SSoby Mathew #define PSTATE_ID_MASK 0xffff 129532ed618SSoby Mathew #define PSTATE_PWR_LVL_MASK 0x3 130532ed618SSoby Mathew 131532ed618SSoby Mathew #define psci_get_pstate_pwrlvl(pstate) (((pstate) >> PSTATE_PWR_LVL_SHIFT) & \ 132532ed618SSoby Mathew PSTATE_PWR_LVL_MASK) 133532ed618SSoby Mathew #define psci_make_powerstate(state_id, type, pwrlvl) \ 134532ed618SSoby Mathew (((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\ 135532ed618SSoby Mathew (((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\ 136532ed618SSoby Mathew (((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT) 137532ed618SSoby Mathew #endif /* __PSCI_EXTENDED_STATE_ID__ */ 138532ed618SSoby Mathew 139532ed618SSoby Mathew #define PSTATE_TYPE_STANDBY 0x0 140532ed618SSoby Mathew #define PSTATE_TYPE_POWERDOWN 0x1 141532ed618SSoby Mathew #define PSTATE_TYPE_MASK 0x1 142532ed618SSoby Mathew 143532ed618SSoby Mathew #define psci_get_pstate_id(pstate) (((pstate) >> PSTATE_ID_SHIFT) & \ 144532ed618SSoby Mathew PSTATE_ID_MASK) 145532ed618SSoby Mathew #define psci_get_pstate_type(pstate) (((pstate) >> PSTATE_TYPE_SHIFT) & \ 146532ed618SSoby Mathew PSTATE_TYPE_MASK) 147532ed618SSoby Mathew #define psci_check_power_state(pstate) ((pstate) & PSTATE_VALID_MASK) 148532ed618SSoby Mathew 149532ed618SSoby Mathew /******************************************************************************* 150532ed618SSoby Mathew * PSCI CPU_FEATURES feature flag specific defines 151532ed618SSoby Mathew ******************************************************************************/ 152532ed618SSoby Mathew /* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */ 153532ed618SSoby Mathew #define FF_PSTATE_SHIFT 1 154532ed618SSoby Mathew #define FF_PSTATE_ORIG 0 155532ed618SSoby Mathew #define FF_PSTATE_EXTENDED 1 156532ed618SSoby Mathew #if PSCI_EXTENDED_STATE_ID 157532ed618SSoby Mathew #define FF_PSTATE FF_PSTATE_EXTENDED 158532ed618SSoby Mathew #else 159532ed618SSoby Mathew #define FF_PSTATE FF_PSTATE_ORIG 160532ed618SSoby Mathew #endif 161532ed618SSoby Mathew 162532ed618SSoby Mathew /* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */ 163532ed618SSoby Mathew #define FF_MODE_SUPPORT_SHIFT 0 164532ed618SSoby Mathew #define FF_SUPPORTS_OS_INIT_MODE 1 165532ed618SSoby Mathew 166532ed618SSoby Mathew /******************************************************************************* 167532ed618SSoby Mathew * PSCI version 168532ed618SSoby Mathew ******************************************************************************/ 169532ed618SSoby Mathew #define PSCI_MAJOR_VER (1 << 16) 170532ed618SSoby Mathew #define PSCI_MINOR_VER 0x0 171532ed618SSoby Mathew 172532ed618SSoby Mathew /******************************************************************************* 173532ed618SSoby Mathew * PSCI error codes 174532ed618SSoby Mathew ******************************************************************************/ 175532ed618SSoby Mathew #define PSCI_E_SUCCESS 0 176532ed618SSoby Mathew #define PSCI_E_NOT_SUPPORTED -1 177532ed618SSoby Mathew #define PSCI_E_INVALID_PARAMS -2 178532ed618SSoby Mathew #define PSCI_E_DENIED -3 179532ed618SSoby Mathew #define PSCI_E_ALREADY_ON -4 180532ed618SSoby Mathew #define PSCI_E_ON_PENDING -5 181532ed618SSoby Mathew #define PSCI_E_INTERN_FAIL -6 182532ed618SSoby Mathew #define PSCI_E_NOT_PRESENT -7 183532ed618SSoby Mathew #define PSCI_E_DISABLED -8 184532ed618SSoby Mathew #define PSCI_E_INVALID_ADDRESS -9 185532ed618SSoby Mathew 186532ed618SSoby Mathew #define PSCI_INVALID_MPIDR ~((u_register_t)0) 187532ed618SSoby Mathew 188532ed618SSoby Mathew #ifndef __ASSEMBLY__ 189532ed618SSoby Mathew 190532ed618SSoby Mathew #include <stdint.h> 191532ed618SSoby Mathew #include <types.h> 192532ed618SSoby Mathew 193532ed618SSoby Mathew /* 194532ed618SSoby Mathew * These are the states reported by the PSCI_AFFINITY_INFO API for the specified 195532ed618SSoby Mathew * CPU. The definitions of these states can be found in Section 5.7.1 in the 196532ed618SSoby Mathew * PSCI specification (ARM DEN 0022C). 197532ed618SSoby Mathew */ 198532ed618SSoby Mathew typedef enum { 199532ed618SSoby Mathew AFF_STATE_ON = 0, 200532ed618SSoby Mathew AFF_STATE_OFF = 1, 201532ed618SSoby Mathew AFF_STATE_ON_PENDING = 2 202532ed618SSoby Mathew } aff_info_state_t; 203532ed618SSoby Mathew 204532ed618SSoby Mathew /* 205*28d3d614SJeenu Viswambharan * These are the power states reported by PSCI_NODE_HW_STATE API for the 206*28d3d614SJeenu Viswambharan * specified CPU. The definitions of these states can be found in Section 5.15.3 207*28d3d614SJeenu Viswambharan * of PSCI specification (ARM DEN 0022C). 208*28d3d614SJeenu Viswambharan */ 209*28d3d614SJeenu Viswambharan typedef enum { 210*28d3d614SJeenu Viswambharan HW_ON = 0, 211*28d3d614SJeenu Viswambharan HW_OFF = 1, 212*28d3d614SJeenu Viswambharan HW_STANDBY = 2 213*28d3d614SJeenu Viswambharan } node_hw_state_t; 214*28d3d614SJeenu Viswambharan 215*28d3d614SJeenu Viswambharan /* 216532ed618SSoby Mathew * Macro to represent invalid affinity level within PSCI. 217532ed618SSoby Mathew */ 218532ed618SSoby Mathew #define PSCI_INVALID_PWR_LVL (PLAT_MAX_PWR_LVL + 1) 219532ed618SSoby Mathew 220532ed618SSoby Mathew /* 221532ed618SSoby Mathew * Type for representing the local power state at a particular level. 222532ed618SSoby Mathew */ 223532ed618SSoby Mathew typedef uint8_t plat_local_state_t; 224532ed618SSoby Mathew 225532ed618SSoby Mathew /* The local state macro used to represent RUN state. */ 226532ed618SSoby Mathew #define PSCI_LOCAL_STATE_RUN 0 227532ed618SSoby Mathew 228532ed618SSoby Mathew /* 229532ed618SSoby Mathew * Macro to test whether the plat_local_state is RUN state 230532ed618SSoby Mathew */ 231532ed618SSoby Mathew #define is_local_state_run(plat_local_state) \ 232532ed618SSoby Mathew ((plat_local_state) == PSCI_LOCAL_STATE_RUN) 233532ed618SSoby Mathew 234532ed618SSoby Mathew /* 235532ed618SSoby Mathew * Macro to test whether the plat_local_state is RETENTION state 236532ed618SSoby Mathew */ 237532ed618SSoby Mathew #define is_local_state_retn(plat_local_state) \ 238532ed618SSoby Mathew (((plat_local_state) > PSCI_LOCAL_STATE_RUN) && \ 239532ed618SSoby Mathew ((plat_local_state) <= PLAT_MAX_RET_STATE)) 240532ed618SSoby Mathew 241532ed618SSoby Mathew /* 242532ed618SSoby Mathew * Macro to test whether the plat_local_state is OFF state 243532ed618SSoby Mathew */ 244532ed618SSoby Mathew #define is_local_state_off(plat_local_state) \ 245532ed618SSoby Mathew (((plat_local_state) > PLAT_MAX_RET_STATE) && \ 246532ed618SSoby Mathew ((plat_local_state) <= PLAT_MAX_OFF_STATE)) 247532ed618SSoby Mathew 248532ed618SSoby Mathew /***************************************************************************** 249532ed618SSoby Mathew * This data structure defines the representation of the power state parameter 250532ed618SSoby Mathew * for its exchange between the generic PSCI code and the platform port. For 251532ed618SSoby Mathew * example, it is used by the platform port to specify the requested power 252532ed618SSoby Mathew * states during a power management operation. It is used by the generic code to 253532ed618SSoby Mathew * inform the platform about the target power states that each level should 254532ed618SSoby Mathew * enter. 255532ed618SSoby Mathew ****************************************************************************/ 256532ed618SSoby Mathew typedef struct psci_power_state { 257532ed618SSoby Mathew /* 258532ed618SSoby Mathew * The pwr_domain_state[] stores the local power state at each level 259532ed618SSoby Mathew * for the CPU. 260532ed618SSoby Mathew */ 261532ed618SSoby Mathew plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + 1]; 262532ed618SSoby Mathew } psci_power_state_t; 263532ed618SSoby Mathew 264532ed618SSoby Mathew /******************************************************************************* 265532ed618SSoby Mathew * Structure used to store per-cpu information relevant to the PSCI service. 266532ed618SSoby Mathew * It is populated in the per-cpu data array. In return we get a guarantee that 267532ed618SSoby Mathew * this information will not reside on a cache line shared with another cpu. 268532ed618SSoby Mathew ******************************************************************************/ 269532ed618SSoby Mathew typedef struct psci_cpu_data { 270532ed618SSoby Mathew /* State as seen by PSCI Affinity Info API */ 271532ed618SSoby Mathew aff_info_state_t aff_info_state; 272532ed618SSoby Mathew 273532ed618SSoby Mathew /* 274532ed618SSoby Mathew * Highest power level which takes part in a power management 275532ed618SSoby Mathew * operation. 276532ed618SSoby Mathew */ 277532ed618SSoby Mathew unsigned char target_pwrlvl; 278532ed618SSoby Mathew 279532ed618SSoby Mathew /* The local power state of this CPU */ 280532ed618SSoby Mathew plat_local_state_t local_state; 281532ed618SSoby Mathew } psci_cpu_data_t; 282532ed618SSoby Mathew 283532ed618SSoby Mathew /******************************************************************************* 284532ed618SSoby Mathew * Structure populated by platform specific code to export routines which 285532ed618SSoby Mathew * perform common low level power management functions 286532ed618SSoby Mathew ******************************************************************************/ 287532ed618SSoby Mathew typedef struct plat_psci_ops { 288532ed618SSoby Mathew void (*cpu_standby)(plat_local_state_t cpu_state); 289532ed618SSoby Mathew int (*pwr_domain_on)(u_register_t mpidr); 290532ed618SSoby Mathew void (*pwr_domain_off)(const psci_power_state_t *target_state); 291532ed618SSoby Mathew void (*pwr_domain_suspend)(const psci_power_state_t *target_state); 292532ed618SSoby Mathew void (*pwr_domain_on_finish)(const psci_power_state_t *target_state); 293532ed618SSoby Mathew void (*pwr_domain_suspend_finish)( 294532ed618SSoby Mathew const psci_power_state_t *target_state); 295532ed618SSoby Mathew void (*pwr_domain_pwr_down_wfi)( 296532ed618SSoby Mathew const psci_power_state_t *target_state) __dead2; 297532ed618SSoby Mathew void (*system_off)(void) __dead2; 298532ed618SSoby Mathew void (*system_reset)(void) __dead2; 299532ed618SSoby Mathew int (*validate_power_state)(unsigned int power_state, 300532ed618SSoby Mathew psci_power_state_t *req_state); 301532ed618SSoby Mathew int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint); 302532ed618SSoby Mathew void (*get_sys_suspend_power_state)( 303532ed618SSoby Mathew psci_power_state_t *req_state); 304532ed618SSoby Mathew int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state, 305532ed618SSoby Mathew int pwrlvl); 306532ed618SSoby Mathew int (*translate_power_state_by_mpidr)(u_register_t mpidr, 307532ed618SSoby Mathew unsigned int power_state, 308532ed618SSoby Mathew psci_power_state_t *output_state); 309*28d3d614SJeenu Viswambharan int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level); 310532ed618SSoby Mathew } plat_psci_ops_t; 311532ed618SSoby Mathew 312532ed618SSoby Mathew /******************************************************************************* 313532ed618SSoby Mathew * Optional structure populated by the Secure Payload Dispatcher to be given a 314532ed618SSoby Mathew * chance to perform any bookkeeping before PSCI executes a power management 315532ed618SSoby Mathew * operation. It also allows PSCI to determine certain properties of the SP e.g. 316532ed618SSoby Mathew * migrate capability etc. 317532ed618SSoby Mathew ******************************************************************************/ 318532ed618SSoby Mathew typedef struct spd_pm_ops { 319532ed618SSoby Mathew void (*svc_on)(u_register_t target_cpu); 320532ed618SSoby Mathew int32_t (*svc_off)(u_register_t __unused); 321532ed618SSoby Mathew void (*svc_suspend)(u_register_t max_off_pwrlvl); 322532ed618SSoby Mathew void (*svc_on_finish)(u_register_t __unused); 323532ed618SSoby Mathew void (*svc_suspend_finish)(u_register_t max_off_pwrlvl); 324532ed618SSoby Mathew int32_t (*svc_migrate)(u_register_t from_cpu, u_register_t to_cpu); 325532ed618SSoby Mathew int32_t (*svc_migrate_info)(u_register_t *resident_cpu); 326532ed618SSoby Mathew void (*svc_system_off)(void); 327532ed618SSoby Mathew void (*svc_system_reset)(void); 328532ed618SSoby Mathew } spd_pm_ops_t; 329532ed618SSoby Mathew 330532ed618SSoby Mathew /******************************************************************************* 331532ed618SSoby Mathew * Function & Data prototypes 332532ed618SSoby Mathew ******************************************************************************/ 333532ed618SSoby Mathew unsigned int psci_version(void); 334532ed618SSoby Mathew int psci_cpu_on(u_register_t target_cpu, 335532ed618SSoby Mathew uintptr_t entrypoint, 336532ed618SSoby Mathew u_register_t context_id); 337532ed618SSoby Mathew int psci_cpu_suspend(unsigned int power_state, 338532ed618SSoby Mathew uintptr_t entrypoint, 339532ed618SSoby Mathew u_register_t context_id); 340532ed618SSoby Mathew int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id); 341532ed618SSoby Mathew int psci_cpu_off(void); 342532ed618SSoby Mathew int psci_affinity_info(u_register_t target_affinity, 343532ed618SSoby Mathew unsigned int lowest_affinity_level); 344532ed618SSoby Mathew int psci_migrate(u_register_t target_cpu); 345532ed618SSoby Mathew int psci_migrate_info_type(void); 346532ed618SSoby Mathew long psci_migrate_info_up_cpu(void); 347*28d3d614SJeenu Viswambharan int psci_node_hw_state(u_register_t target_cpu, 348*28d3d614SJeenu Viswambharan unsigned int power_level); 349532ed618SSoby Mathew int psci_features(unsigned int psci_fid); 350532ed618SSoby Mathew void __dead2 psci_power_down_wfi(void); 351cf0b1492SSoby Mathew void psci_arch_setup(void); 352cf0b1492SSoby Mathew 353cf0b1492SSoby Mathew /* 354cf0b1492SSoby Mathew * The below API is deprecated. This is now replaced by bl31_warmboot_entry in 355cf0b1492SSoby Mathew * AArch64. 356cf0b1492SSoby Mathew */ 357cf0b1492SSoby Mathew void psci_entrypoint(void) __deprecated; 358cf0b1492SSoby Mathew 359cf0b1492SSoby Mathew /******************************************************************************* 360cf0b1492SSoby Mathew * Forward declarations 361cf0b1492SSoby Mathew ******************************************************************************/ 362cf0b1492SSoby Mathew struct entry_point_info; 363cf0b1492SSoby Mathew 364cf0b1492SSoby Mathew /****************************************************************************** 365cf0b1492SSoby Mathew * PSCI Library Interfaces 366cf0b1492SSoby Mathew *****************************************************************************/ 367cf0b1492SSoby Mathew u_register_t psci_smc_handler(uint32_t smc_fid, 368532ed618SSoby Mathew u_register_t x1, 369532ed618SSoby Mathew u_register_t x2, 370532ed618SSoby Mathew u_register_t x3, 371532ed618SSoby Mathew u_register_t x4, 372532ed618SSoby Mathew void *cookie, 373532ed618SSoby Mathew void *handle, 374532ed618SSoby Mathew u_register_t flags); 375cf0b1492SSoby Mathew int psci_setup(uintptr_t mailbox_ep); 376cf0b1492SSoby Mathew void psci_warmboot_entrypoint(void); 377cf0b1492SSoby Mathew void psci_register_spd_pm_hook(const spd_pm_ops_t *pm); 378727e5238SSoby Mathew void psci_prepare_next_non_secure_ctx( 379727e5238SSoby Mathew struct entry_point_info *next_image_info); 380532ed618SSoby Mathew 381532ed618SSoby Mathew #endif /*__ASSEMBLY__*/ 382532ed618SSoby Mathew 383532ed618SSoby Mathew #endif /* __PSCI_H__ */ 384