xref: /rk3399_ARM-atf/include/lib/el3_runtime/cpu_data.h (revision c5ea4f8a6679131010636eb524d2a15b709d0196)
1532ed618SSoby Mathew /*
2*c5ea4f8aSZelalem Aweke  * Copyright (c) 2014-2021, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
743534997SAntonio Nino Diaz #ifndef CPU_DATA_H
843534997SAntonio Nino Diaz #define CPU_DATA_H
9532ed618SSoby Mathew 
1086606eb5SEtienne Carriere #include <platform_def.h>	/* CACHE_WRITEBACK_GRANULE required */
1186606eb5SEtienne Carriere 
1209d40e0eSAntonio Nino Diaz #include <bl31/ehf.h>
1309d40e0eSAntonio Nino Diaz 
14ed108b56SAlexei Fedorov /* Size of psci_cpu_data structure */
15ed108b56SAlexei Fedorov #define PSCI_CPU_DATA_SIZE		12
16ed108b56SAlexei Fedorov 
17402b3cf8SJulius Werner #ifdef __aarch64__
18e33b78a6SSoby Mathew 
19ed108b56SAlexei Fedorov /* 8-bytes aligned size of psci_cpu_data structure */
20ed108b56SAlexei Fedorov #define PSCI_CPU_DATA_SIZE_ALIGNED	((PSCI_CPU_DATA_SIZE + 7) & ~7)
21ed108b56SAlexei Fedorov 
22*c5ea4f8aSZelalem Aweke #if ENABLE_RME
23*c5ea4f8aSZelalem Aweke /* Size of cpu_context array */
24*c5ea4f8aSZelalem Aweke #define CPU_DATA_CONTEXT_NUM		3
25ed108b56SAlexei Fedorov /* Offset of cpu_ops_ptr, size 8 bytes */
26*c5ea4f8aSZelalem Aweke #define CPU_DATA_CPU_OPS_PTR		0x18
27*c5ea4f8aSZelalem Aweke #else /* ENABLE_RME */
28*c5ea4f8aSZelalem Aweke #define CPU_DATA_CONTEXT_NUM		2
29e33b78a6SSoby Mathew #define CPU_DATA_CPU_OPS_PTR		0x10
30*c5ea4f8aSZelalem Aweke #endif /* ENABLE_RME */
31e33b78a6SSoby Mathew 
32ed108b56SAlexei Fedorov #if ENABLE_PAUTH
33ed108b56SAlexei Fedorov /* 8-bytes aligned offset of apiakey[2], size 16 bytes */
34*c5ea4f8aSZelalem Aweke #define	CPU_DATA_APIAKEY_OFFSET		(0x8 + PSCI_CPU_DATA_SIZE_ALIGNED \
35*c5ea4f8aSZelalem Aweke 					     + CPU_DATA_CPU_OPS_PTR)
36*c5ea4f8aSZelalem Aweke #define CPU_DATA_CRASH_BUF_OFFSET	(0x10 + CPU_DATA_APIAKEY_OFFSET)
37*c5ea4f8aSZelalem Aweke #else /* ENABLE_PAUTH */
38*c5ea4f8aSZelalem Aweke #define CPU_DATA_CRASH_BUF_OFFSET	(0x8 + PSCI_CPU_DATA_SIZE_ALIGNED \
39*c5ea4f8aSZelalem Aweke 					     + CPU_DATA_CPU_OPS_PTR)
40ed108b56SAlexei Fedorov #endif /* ENABLE_PAUTH */
41ed108b56SAlexei Fedorov 
42ed108b56SAlexei Fedorov /* need enough space in crash buffer to save 8 registers */
43ed108b56SAlexei Fedorov #define CPU_DATA_CRASH_BUF_SIZE		64
44ed108b56SAlexei Fedorov 
45ed108b56SAlexei Fedorov #else	/* !__aarch64__ */
46402b3cf8SJulius Werner 
47402b3cf8SJulius Werner #if CRASH_REPORTING
48402b3cf8SJulius Werner #error "Crash reporting is not supported in AArch32"
49402b3cf8SJulius Werner #endif
50402b3cf8SJulius Werner #define CPU_DATA_CPU_OPS_PTR		0x0
51ed108b56SAlexei Fedorov #define CPU_DATA_CRASH_BUF_OFFSET	(0x4 + PSCI_CPU_DATA_SIZE)
52402b3cf8SJulius Werner 
53402b3cf8SJulius Werner #endif	/* __aarch64__ */
54e33b78a6SSoby Mathew 
55532ed618SSoby Mathew #if CRASH_REPORTING
56872be88aSdp-arm #define CPU_DATA_CRASH_BUF_END		(CPU_DATA_CRASH_BUF_OFFSET + \
57872be88aSdp-arm 						CPU_DATA_CRASH_BUF_SIZE)
58532ed618SSoby Mathew #else
59872be88aSdp-arm #define CPU_DATA_CRASH_BUF_END		CPU_DATA_CRASH_BUF_OFFSET
60872be88aSdp-arm #endif
61872be88aSdp-arm 
6286606eb5SEtienne Carriere /* cpu_data size is the data size rounded up to the platform cache line size */
6386606eb5SEtienne Carriere #define CPU_DATA_SIZE			(((CPU_DATA_CRASH_BUF_END + \
6486606eb5SEtienne Carriere 					CACHE_WRITEBACK_GRANULE - 1) / \
6586606eb5SEtienne Carriere 						CACHE_WRITEBACK_GRANULE) * \
6686606eb5SEtienne Carriere 							CACHE_WRITEBACK_GRANULE)
6786606eb5SEtienne Carriere 
68872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
69872be88aSdp-arm /* Temporary space to store PMF timestamps from assembly code */
70872be88aSdp-arm #define CPU_DATA_PMF_TS_COUNT		1
71872be88aSdp-arm #define CPU_DATA_PMF_TS0_OFFSET		CPU_DATA_CRASH_BUF_END
72872be88aSdp-arm #define CPU_DATA_PMF_TS0_IDX		0
73532ed618SSoby Mathew #endif
74532ed618SSoby Mathew 
75d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__
76532ed618SSoby Mathew 
77*c5ea4f8aSZelalem Aweke #include <assert.h>
78*c5ea4f8aSZelalem Aweke #include <stdint.h>
79*c5ea4f8aSZelalem Aweke 
80532ed618SSoby Mathew #include <arch_helpers.h>
8109d40e0eSAntonio Nino Diaz #include <lib/cassert.h>
8209d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
83*c5ea4f8aSZelalem Aweke 
84532ed618SSoby Mathew #include <platform_def.h>
85532ed618SSoby Mathew 
86532ed618SSoby Mathew /* Offsets for the cpu_data structure */
87532ed618SSoby Mathew #define CPU_DATA_PSCI_LOCK_OFFSET	__builtin_offsetof\
88532ed618SSoby Mathew 		(cpu_data_t, psci_svc_cpu_data.pcpu_bakery_info)
89532ed618SSoby Mathew 
90532ed618SSoby Mathew #if PLAT_PCPU_DATA_SIZE
91532ed618SSoby Mathew #define CPU_DATA_PLAT_PCPU_OFFSET	__builtin_offsetof\
92532ed618SSoby Mathew 		(cpu_data_t, platform_cpu_data)
93532ed618SSoby Mathew #endif
94532ed618SSoby Mathew 
95*c5ea4f8aSZelalem Aweke typedef enum context_pas {
96*c5ea4f8aSZelalem Aweke 	CPU_CONTEXT_SECURE = 0,
97*c5ea4f8aSZelalem Aweke 	CPU_CONTEXT_NS,
98*c5ea4f8aSZelalem Aweke #if ENABLE_RME
99*c5ea4f8aSZelalem Aweke 	CPU_CONTEXT_REALM,
100*c5ea4f8aSZelalem Aweke #endif
101*c5ea4f8aSZelalem Aweke 	CPU_CONTEXT_NUM
102*c5ea4f8aSZelalem Aweke } context_pas_t;
103*c5ea4f8aSZelalem Aweke 
104532ed618SSoby Mathew /*******************************************************************************
105532ed618SSoby Mathew  * Function & variable prototypes
106532ed618SSoby Mathew  ******************************************************************************/
107532ed618SSoby Mathew 
108532ed618SSoby Mathew /*******************************************************************************
109532ed618SSoby Mathew  * Cache of frequently used per-cpu data:
110*c5ea4f8aSZelalem Aweke  *   Pointers to non-secure, realm, and secure security state contexts
111532ed618SSoby Mathew  *   Address of the crash stack
112532ed618SSoby Mathew  * It is aligned to the cache line boundary to allow efficient concurrent
113532ed618SSoby Mathew  * manipulation of these pointers on different cpus
114532ed618SSoby Mathew  *
115532ed618SSoby Mathew  * The data structure and the _cpu_data accessors should not be used directly
116532ed618SSoby Mathew  * by components that have per-cpu members. The member access macros should be
117532ed618SSoby Mathew  * used for this.
118532ed618SSoby Mathew  ******************************************************************************/
119532ed618SSoby Mathew typedef struct cpu_data {
120402b3cf8SJulius Werner #ifdef __aarch64__
121*c5ea4f8aSZelalem Aweke 	void *cpu_context[CPU_DATA_CONTEXT_NUM];
122*c5ea4f8aSZelalem Aweke #endif /* __aarch64__ */
123532ed618SSoby Mathew 	uintptr_t cpu_ops_ptr;
124ed108b56SAlexei Fedorov 	struct psci_cpu_data psci_svc_cpu_data;
125ed108b56SAlexei Fedorov #if ENABLE_PAUTH
126ed108b56SAlexei Fedorov 	uint64_t apiakey[2];
127ed108b56SAlexei Fedorov #endif
128532ed618SSoby Mathew #if CRASH_REPORTING
129532ed618SSoby Mathew 	u_register_t crash_buf[CPU_DATA_CRASH_BUF_SIZE >> 3];
130532ed618SSoby Mathew #endif
131872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
132872be88aSdp-arm 	uint64_t cpu_data_pmf_ts[CPU_DATA_PMF_TS_COUNT];
133872be88aSdp-arm #endif
134532ed618SSoby Mathew #if PLAT_PCPU_DATA_SIZE
135532ed618SSoby Mathew 	uint8_t platform_cpu_data[PLAT_PCPU_DATA_SIZE];
136532ed618SSoby Mathew #endif
13721b818c0SJeenu Viswambharan #if defined(IMAGE_BL31) && EL3_EXCEPTION_HANDLING
13821b818c0SJeenu Viswambharan 	pe_exc_data_t ehf_data;
13921b818c0SJeenu Viswambharan #endif
140532ed618SSoby Mathew } __aligned(CACHE_WRITEBACK_GRANULE) cpu_data_t;
141532ed618SSoby Mathew 
1427fabe1a8SRoberto Vargas extern cpu_data_t percpu_data[PLATFORM_CORE_COUNT];
1437fabe1a8SRoberto Vargas 
144*c5ea4f8aSZelalem Aweke #ifdef __aarch64__
145*c5ea4f8aSZelalem Aweke CASSERT(CPU_DATA_CONTEXT_NUM == CPU_CONTEXT_NUM,
146*c5ea4f8aSZelalem Aweke 		assert_cpu_data_context_num_mismatch);
147*c5ea4f8aSZelalem Aweke #endif
148*c5ea4f8aSZelalem Aweke 
149ed108b56SAlexei Fedorov #if ENABLE_PAUTH
150ed108b56SAlexei Fedorov CASSERT(CPU_DATA_APIAKEY_OFFSET == __builtin_offsetof
151ed108b56SAlexei Fedorov 	(cpu_data_t, apiakey),
152b4f8d445SOlivier Deprez 	assert_cpu_data_pauth_stack_offset_mismatch);
153ed108b56SAlexei Fedorov #endif
154ed108b56SAlexei Fedorov 
155532ed618SSoby Mathew #if CRASH_REPORTING
156532ed618SSoby Mathew /* verify assembler offsets match data structures */
157532ed618SSoby Mathew CASSERT(CPU_DATA_CRASH_BUF_OFFSET == __builtin_offsetof
158532ed618SSoby Mathew 	(cpu_data_t, crash_buf),
159532ed618SSoby Mathew 	assert_cpu_data_crash_stack_offset_mismatch);
160532ed618SSoby Mathew #endif
161532ed618SSoby Mathew 
16286606eb5SEtienne Carriere CASSERT(CPU_DATA_SIZE == sizeof(cpu_data_t),
16386606eb5SEtienne Carriere 		assert_cpu_data_size_mismatch);
164532ed618SSoby Mathew 
165532ed618SSoby Mathew CASSERT(CPU_DATA_CPU_OPS_PTR == __builtin_offsetof
166532ed618SSoby Mathew 		(cpu_data_t, cpu_ops_ptr),
167532ed618SSoby Mathew 		assert_cpu_data_cpu_ops_ptr_offset_mismatch);
168532ed618SSoby Mathew 
169872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
170872be88aSdp-arm CASSERT(CPU_DATA_PMF_TS0_OFFSET == __builtin_offsetof
171872be88aSdp-arm 		(cpu_data_t, cpu_data_pmf_ts[0]),
172872be88aSdp-arm 		assert_cpu_data_pmf_ts0_offset_mismatch);
173872be88aSdp-arm #endif
174872be88aSdp-arm 
175532ed618SSoby Mathew struct cpu_data *_cpu_data_by_index(uint32_t cpu_index);
176532ed618SSoby Mathew 
177402b3cf8SJulius Werner #ifdef __aarch64__
178532ed618SSoby Mathew /* Return the cpu_data structure for the current CPU. */
179532ed618SSoby Mathew static inline struct cpu_data *_cpu_data(void)
180532ed618SSoby Mathew {
181532ed618SSoby Mathew 	return (cpu_data_t *)read_tpidr_el3();
182532ed618SSoby Mathew }
183e33b78a6SSoby Mathew #else
184e33b78a6SSoby Mathew struct cpu_data *_cpu_data(void);
185e33b78a6SSoby Mathew #endif
186532ed618SSoby Mathew 
187*c5ea4f8aSZelalem Aweke /*
188*c5ea4f8aSZelalem Aweke  * Returns the index of the cpu_context array for the given security state.
189*c5ea4f8aSZelalem Aweke  * All accesses to cpu_context should be through this helper to make sure
190*c5ea4f8aSZelalem Aweke  * an access is not out-of-bounds. The function assumes security_state is
191*c5ea4f8aSZelalem Aweke  * valid.
192*c5ea4f8aSZelalem Aweke  */
193*c5ea4f8aSZelalem Aweke static inline context_pas_t get_cpu_context_index(uint32_t security_state)
194*c5ea4f8aSZelalem Aweke {
195*c5ea4f8aSZelalem Aweke 	if (security_state == SECURE) {
196*c5ea4f8aSZelalem Aweke 		return CPU_CONTEXT_SECURE;
197*c5ea4f8aSZelalem Aweke 	} else {
198*c5ea4f8aSZelalem Aweke #if ENABLE_RME
199*c5ea4f8aSZelalem Aweke 		if (security_state == NON_SECURE) {
200*c5ea4f8aSZelalem Aweke 			return CPU_CONTEXT_NS;
201*c5ea4f8aSZelalem Aweke 		} else {
202*c5ea4f8aSZelalem Aweke 			assert(security_state == REALM);
203*c5ea4f8aSZelalem Aweke 			return CPU_CONTEXT_REALM;
204*c5ea4f8aSZelalem Aweke 		}
205*c5ea4f8aSZelalem Aweke #else
206*c5ea4f8aSZelalem Aweke 		assert(security_state == NON_SECURE);
207*c5ea4f8aSZelalem Aweke 		return CPU_CONTEXT_NS;
208*c5ea4f8aSZelalem Aweke #endif
209*c5ea4f8aSZelalem Aweke 	}
210*c5ea4f8aSZelalem Aweke }
211*c5ea4f8aSZelalem Aweke 
212532ed618SSoby Mathew /**************************************************************************
213532ed618SSoby Mathew  * APIs for initialising and accessing per-cpu data
214532ed618SSoby Mathew  *************************************************************************/
215532ed618SSoby Mathew 
216532ed618SSoby Mathew void init_cpu_data_ptr(void);
217532ed618SSoby Mathew void init_cpu_ops(void);
218532ed618SSoby Mathew 
219532ed618SSoby Mathew #define get_cpu_data(_m)		   _cpu_data()->_m
220a0fee747SAntonio Nino Diaz #define set_cpu_data(_m, _v)		   _cpu_data()->_m = (_v)
221532ed618SSoby Mathew #define get_cpu_data_by_index(_ix, _m)	   _cpu_data_by_index(_ix)->_m
222a0fee747SAntonio Nino Diaz #define set_cpu_data_by_index(_ix, _m, _v) _cpu_data_by_index(_ix)->_m = (_v)
2232614ea3eSJoel Hutton /* ((cpu_data_t *)0)->_m is a dummy to get the sizeof the struct member _m */
224532ed618SSoby Mathew #define flush_cpu_data(_m)	   flush_dcache_range((uintptr_t)	  \
225532ed618SSoby Mathew 						&(_cpu_data()->_m), \
2262614ea3eSJoel Hutton 						sizeof(((cpu_data_t *)0)->_m))
227532ed618SSoby Mathew #define inv_cpu_data(_m)	   inv_dcache_range((uintptr_t)	  	  \
228532ed618SSoby Mathew 						&(_cpu_data()->_m), \
2292614ea3eSJoel Hutton 						sizeof(((cpu_data_t *)0)->_m))
230532ed618SSoby Mathew #define flush_cpu_data_by_index(_ix, _m)	\
231532ed618SSoby Mathew 				   flush_dcache_range((uintptr_t)	  \
232532ed618SSoby Mathew 					 &(_cpu_data_by_index(_ix)->_m),  \
2332614ea3eSJoel Hutton 						sizeof(((cpu_data_t *)0)->_m))
234532ed618SSoby Mathew 
235532ed618SSoby Mathew 
236d5dfdeb6SJulius Werner #endif /* __ASSEMBLER__ */
23743534997SAntonio Nino Diaz #endif /* CPU_DATA_H */
238