xref: /rk3399_ARM-atf/include/lib/el3_runtime/cpu_data.h (revision 34a22a0243a3b02612e762e5277d2f64c7e9ec02)
1532ed618SSoby Mathew /*
2b07c317fSBoyan Karatotev  * Copyright (c) 2014-2025, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
743534997SAntonio Nino Diaz #ifndef CPU_DATA_H
843534997SAntonio Nino Diaz #define CPU_DATA_H
9532ed618SSoby Mathew 
1086606eb5SEtienne Carriere #include <platform_def.h>	/* CACHE_WRITEBACK_GRANULE required */
1186606eb5SEtienne Carriere 
1209d40e0eSAntonio Nino Diaz #include <bl31/ehf.h>
13*34a22a02SBoyan Karatotev #include <context.h>
1409d40e0eSAntonio Nino Diaz 
15ed108b56SAlexei Fedorov /* Size of psci_cpu_data structure */
16ed108b56SAlexei Fedorov #define PSCI_CPU_DATA_SIZE		12
17ed108b56SAlexei Fedorov 
18402b3cf8SJulius Werner #ifdef __aarch64__
19e33b78a6SSoby Mathew 
20ed108b56SAlexei Fedorov /* 8-bytes aligned size of psci_cpu_data structure */
21ed108b56SAlexei Fedorov #define PSCI_CPU_DATA_SIZE_ALIGNED	((PSCI_CPU_DATA_SIZE + 7) & ~7)
22ed108b56SAlexei Fedorov 
23ed108b56SAlexei Fedorov /* Offset of cpu_ops_ptr, size 8 bytes */
24*34a22a02SBoyan Karatotev #define CPU_DATA_CPU_OPS_PTR		(8 + (8 * CPU_CONTEXT_NUM))
25e33b78a6SSoby Mathew 
26ed108b56SAlexei Fedorov #if ENABLE_PAUTH
27ed108b56SAlexei Fedorov /* 8-bytes aligned offset of apiakey[2], size 16 bytes */
28c5ea4f8aSZelalem Aweke #define	CPU_DATA_APIAKEY_OFFSET		(0x8 + PSCI_CPU_DATA_SIZE_ALIGNED \
29c5ea4f8aSZelalem Aweke 					     + CPU_DATA_CPU_OPS_PTR)
30c5ea4f8aSZelalem Aweke #define CPU_DATA_CRASH_BUF_OFFSET	(0x10 + CPU_DATA_APIAKEY_OFFSET)
31c5ea4f8aSZelalem Aweke #else /* ENABLE_PAUTH */
32c5ea4f8aSZelalem Aweke #define CPU_DATA_CRASH_BUF_OFFSET	(0x8 + PSCI_CPU_DATA_SIZE_ALIGNED \
33c5ea4f8aSZelalem Aweke 					     + CPU_DATA_CPU_OPS_PTR)
34ed108b56SAlexei Fedorov #endif /* ENABLE_PAUTH */
35ed108b56SAlexei Fedorov 
36ed108b56SAlexei Fedorov /* need enough space in crash buffer to save 8 registers */
37ed108b56SAlexei Fedorov #define CPU_DATA_CRASH_BUF_SIZE		64
38ed108b56SAlexei Fedorov 
39ed108b56SAlexei Fedorov #else	/* !__aarch64__ */
40402b3cf8SJulius Werner 
41ef738d19SManish Pandey #define WARMBOOT_EP_INFO		0x0
42ef738d19SManish Pandey #define CPU_DATA_CPU_OPS_PTR		0x4
43ef738d19SManish Pandey #define CPU_DATA_CRASH_BUF_OFFSET	(CPU_DATA_CPU_OPS_PTR + PSCI_CPU_DATA_SIZE)
44402b3cf8SJulius Werner 
45402b3cf8SJulius Werner #endif	/* __aarch64__ */
46e33b78a6SSoby Mathew 
47532ed618SSoby Mathew #if CRASH_REPORTING
48872be88aSdp-arm #define CPU_DATA_CRASH_BUF_END		(CPU_DATA_CRASH_BUF_OFFSET + \
49872be88aSdp-arm 						CPU_DATA_CRASH_BUF_SIZE)
50532ed618SSoby Mathew #else
51872be88aSdp-arm #define CPU_DATA_CRASH_BUF_END		CPU_DATA_CRASH_BUF_OFFSET
52872be88aSdp-arm #endif
53872be88aSdp-arm 
54483dc2e4SOmkar Anand Kulkarni /* buffer space for EHF data is sizeof(pe_exc_data_t) */
55483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_EHF_DATA_SIZE		8
56483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_EHF_DATA_BUF_OFFSET	CPU_DATA_CRASH_BUF_END
57483dc2e4SOmkar Anand Kulkarni 
5801b3d394SBoyan Karatotev #if EL3_EXCEPTION_HANDLING
59483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_EHF_DATA_BUF_END	(CPU_DATA_EHF_DATA_BUF_OFFSET + \
60483dc2e4SOmkar Anand Kulkarni 						CPU_DATA_EHF_DATA_SIZE)
61483dc2e4SOmkar Anand Kulkarni #else
62483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_EHF_DATA_BUF_END	CPU_DATA_EHF_DATA_BUF_OFFSET
63483dc2e4SOmkar Anand Kulkarni #endif	/* EL3_EXCEPTION_HANDLING */
64483dc2e4SOmkar Anand Kulkarni 
6586606eb5SEtienne Carriere /* cpu_data size is the data size rounded up to the platform cache line size */
66483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_SIZE			(((CPU_DATA_EHF_DATA_BUF_END + \
6786606eb5SEtienne Carriere 					CACHE_WRITEBACK_GRANULE - 1) / \
6886606eb5SEtienne Carriere 						CACHE_WRITEBACK_GRANULE) * \
6986606eb5SEtienne Carriere 							CACHE_WRITEBACK_GRANULE)
7086606eb5SEtienne Carriere 
71872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
72872be88aSdp-arm /* Temporary space to store PMF timestamps from assembly code */
73872be88aSdp-arm #define CPU_DATA_PMF_TS_COUNT		1
74ef738d19SManish Pandey #if __aarch64__
75483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_PMF_TS0_OFFSET		CPU_DATA_EHF_DATA_BUF_END
76ef738d19SManish Pandey #else
77ef738d19SManish Pandey /* alignment */
78ef738d19SManish Pandey #define CPU_DATA_PMF_TS0_OFFSET		(CPU_DATA_EHF_DATA_BUF_END + 8)
79ef738d19SManish Pandey #endif
80872be88aSdp-arm #define CPU_DATA_PMF_TS0_IDX		0
81532ed618SSoby Mathew #endif
82532ed618SSoby Mathew 
83d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__
84532ed618SSoby Mathew 
85c5ea4f8aSZelalem Aweke #include <assert.h>
86c5ea4f8aSZelalem Aweke #include <stdint.h>
87c5ea4f8aSZelalem Aweke 
88532ed618SSoby Mathew #include <arch_helpers.h>
8909d40e0eSAntonio Nino Diaz #include <lib/cassert.h>
9009d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
91c5ea4f8aSZelalem Aweke 
92532ed618SSoby Mathew #include <platform_def.h>
93532ed618SSoby Mathew 
94532ed618SSoby Mathew /* Offsets for the cpu_data structure */
95532ed618SSoby Mathew #define CPU_DATA_PSCI_LOCK_OFFSET	__builtin_offsetof\
96532ed618SSoby Mathew 		(cpu_data_t, psci_svc_cpu_data.pcpu_bakery_info)
97532ed618SSoby Mathew 
98532ed618SSoby Mathew #if PLAT_PCPU_DATA_SIZE
99532ed618SSoby Mathew #define CPU_DATA_PLAT_PCPU_OFFSET	__builtin_offsetof\
100532ed618SSoby Mathew 		(cpu_data_t, platform_cpu_data)
101532ed618SSoby Mathew #endif
102532ed618SSoby Mathew 
103532ed618SSoby Mathew /*******************************************************************************
104532ed618SSoby Mathew  * Function & variable prototypes
105532ed618SSoby Mathew  ******************************************************************************/
106532ed618SSoby Mathew 
107532ed618SSoby Mathew /*******************************************************************************
108532ed618SSoby Mathew  * Cache of frequently used per-cpu data:
109c5ea4f8aSZelalem Aweke  *   Pointers to non-secure, realm, and secure security state contexts
110532ed618SSoby Mathew  *   Address of the crash stack
111532ed618SSoby Mathew  * It is aligned to the cache line boundary to allow efficient concurrent
112532ed618SSoby Mathew  * manipulation of these pointers on different cpus
113532ed618SSoby Mathew  *
114532ed618SSoby Mathew  * The data structure and the _cpu_data accessors should not be used directly
115532ed618SSoby Mathew  * by components that have per-cpu members. The member access macros should be
116532ed618SSoby Mathew  * used for this.
117532ed618SSoby Mathew  ******************************************************************************/
118532ed618SSoby Mathew typedef struct cpu_data {
119402b3cf8SJulius Werner #ifdef __aarch64__
120*34a22a02SBoyan Karatotev 	void *cpu_context[CPU_CONTEXT_NUM];
121c5ea4f8aSZelalem Aweke #endif /* __aarch64__ */
122ef738d19SManish Pandey 	entry_point_info_t *warmboot_ep_info;
123d43b2ea6SBoyan Karatotev 	struct cpu_ops *cpu_ops_ptr;
124ed108b56SAlexei Fedorov 	struct psci_cpu_data psci_svc_cpu_data;
125ed108b56SAlexei Fedorov #if ENABLE_PAUTH
126ed108b56SAlexei Fedorov 	uint64_t apiakey[2];
127ed108b56SAlexei Fedorov #endif
128532ed618SSoby Mathew #if CRASH_REPORTING
129532ed618SSoby Mathew 	u_register_t crash_buf[CPU_DATA_CRASH_BUF_SIZE >> 3];
130532ed618SSoby Mathew #endif
131872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
132872be88aSdp-arm 	uint64_t cpu_data_pmf_ts[CPU_DATA_PMF_TS_COUNT];
133872be88aSdp-arm #endif
134532ed618SSoby Mathew #if PLAT_PCPU_DATA_SIZE
135532ed618SSoby Mathew 	uint8_t platform_cpu_data[PLAT_PCPU_DATA_SIZE];
136532ed618SSoby Mathew #endif
13701b3d394SBoyan Karatotev #if EL3_EXCEPTION_HANDLING
13821b818c0SJeenu Viswambharan 	pe_exc_data_t ehf_data;
13921b818c0SJeenu Viswambharan #endif
140532ed618SSoby Mathew } __aligned(CACHE_WRITEBACK_GRANULE) cpu_data_t;
141532ed618SSoby Mathew 
1427fabe1a8SRoberto Vargas extern cpu_data_t percpu_data[PLATFORM_CORE_COUNT];
1437fabe1a8SRoberto Vargas 
144ed108b56SAlexei Fedorov #if ENABLE_PAUTH
145ed108b56SAlexei Fedorov CASSERT(CPU_DATA_APIAKEY_OFFSET == __builtin_offsetof
146ed108b56SAlexei Fedorov 	(cpu_data_t, apiakey),
147b4f8d445SOlivier Deprez 	assert_cpu_data_pauth_stack_offset_mismatch);
148ed108b56SAlexei Fedorov #endif
149ed108b56SAlexei Fedorov 
150532ed618SSoby Mathew #if CRASH_REPORTING
151532ed618SSoby Mathew /* verify assembler offsets match data structures */
152532ed618SSoby Mathew CASSERT(CPU_DATA_CRASH_BUF_OFFSET == __builtin_offsetof
153532ed618SSoby Mathew 	(cpu_data_t, crash_buf),
154532ed618SSoby Mathew 	assert_cpu_data_crash_stack_offset_mismatch);
155532ed618SSoby Mathew #endif
156532ed618SSoby Mathew 
15701b3d394SBoyan Karatotev #if EL3_EXCEPTION_HANDLING
158483dc2e4SOmkar Anand Kulkarni CASSERT(CPU_DATA_EHF_DATA_BUF_OFFSET == __builtin_offsetof
159483dc2e4SOmkar Anand Kulkarni 	(cpu_data_t, ehf_data),
160483dc2e4SOmkar Anand Kulkarni 	assert_cpu_data_ehf_stack_offset_mismatch);
161483dc2e4SOmkar Anand Kulkarni #endif
162483dc2e4SOmkar Anand Kulkarni 
16386606eb5SEtienne Carriere CASSERT(CPU_DATA_SIZE == sizeof(cpu_data_t),
16486606eb5SEtienne Carriere 		assert_cpu_data_size_mismatch);
165532ed618SSoby Mathew 
166532ed618SSoby Mathew CASSERT(CPU_DATA_CPU_OPS_PTR == __builtin_offsetof
167532ed618SSoby Mathew 		(cpu_data_t, cpu_ops_ptr),
168532ed618SSoby Mathew 		assert_cpu_data_cpu_ops_ptr_offset_mismatch);
169532ed618SSoby Mathew 
170872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
171872be88aSdp-arm CASSERT(CPU_DATA_PMF_TS0_OFFSET == __builtin_offsetof
172872be88aSdp-arm 		(cpu_data_t, cpu_data_pmf_ts[0]),
173872be88aSdp-arm 		assert_cpu_data_pmf_ts0_offset_mismatch);
174872be88aSdp-arm #endif
175872be88aSdp-arm 
176d43b2ea6SBoyan Karatotev static inline cpu_data_t *_cpu_data_by_index(unsigned int cpu_index)
177d43b2ea6SBoyan Karatotev {
178d43b2ea6SBoyan Karatotev 	return &percpu_data[cpu_index];
179d43b2ea6SBoyan Karatotev }
180532ed618SSoby Mathew 
181402b3cf8SJulius Werner #ifdef __aarch64__
182532ed618SSoby Mathew /* Return the cpu_data structure for the current CPU. */
183d43b2ea6SBoyan Karatotev static inline cpu_data_t *_cpu_data(void)
184532ed618SSoby Mathew {
185532ed618SSoby Mathew 	return (cpu_data_t *)read_tpidr_el3();
186532ed618SSoby Mathew }
187e33b78a6SSoby Mathew #else
188d43b2ea6SBoyan Karatotev cpu_data_t *_cpu_data(void);
189e33b78a6SSoby Mathew #endif
190532ed618SSoby Mathew 
191532ed618SSoby Mathew /**************************************************************************
192532ed618SSoby Mathew  * APIs for initialising and accessing per-cpu data
193532ed618SSoby Mathew  *************************************************************************/
194532ed618SSoby Mathew 
195022fcb48SBoyan Karatotev void cpu_data_init_cpu_ops(void);
196532ed618SSoby Mathew 
197532ed618SSoby Mathew #define get_cpu_data(_m)		   _cpu_data()->_m
198a0fee747SAntonio Nino Diaz #define set_cpu_data(_m, _v)		   _cpu_data()->_m = (_v)
199532ed618SSoby Mathew #define get_cpu_data_by_index(_ix, _m)	   _cpu_data_by_index(_ix)->_m
200a0fee747SAntonio Nino Diaz #define set_cpu_data_by_index(_ix, _m, _v) _cpu_data_by_index(_ix)->_m = (_v)
2012614ea3eSJoel Hutton /* ((cpu_data_t *)0)->_m is a dummy to get the sizeof the struct member _m */
202532ed618SSoby Mathew #define flush_cpu_data(_m)	   flush_dcache_range((uintptr_t)	  \
203532ed618SSoby Mathew 						&(_cpu_data()->_m), \
2042614ea3eSJoel Hutton 						sizeof(((cpu_data_t *)0)->_m))
205532ed618SSoby Mathew #define inv_cpu_data(_m)	   inv_dcache_range((uintptr_t)	  	  \
206532ed618SSoby Mathew 						&(_cpu_data()->_m), \
2072614ea3eSJoel Hutton 						sizeof(((cpu_data_t *)0)->_m))
208532ed618SSoby Mathew #define flush_cpu_data_by_index(_ix, _m)	\
209532ed618SSoby Mathew 				   flush_dcache_range((uintptr_t)	  \
210532ed618SSoby Mathew 					 &(_cpu_data_by_index(_ix)->_m),  \
2112614ea3eSJoel Hutton 						sizeof(((cpu_data_t *)0)->_m))
212532ed618SSoby Mathew 
213532ed618SSoby Mathew 
214d5dfdeb6SJulius Werner #endif /* __ASSEMBLER__ */
21543534997SAntonio Nino Diaz #endif /* CPU_DATA_H */
216