1532ed618SSoby Mathew /* 2b07c317fSBoyan Karatotev * Copyright (c) 2014-2025, Arm Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 743534997SAntonio Nino Diaz #ifndef CPU_DATA_H 843534997SAntonio Nino Diaz #define CPU_DATA_H 9532ed618SSoby Mathew 1086606eb5SEtienne Carriere #include <platform_def.h> /* CACHE_WRITEBACK_GRANULE required */ 1186606eb5SEtienne Carriere 1209d40e0eSAntonio Nino Diaz #include <bl31/ehf.h> 1309d40e0eSAntonio Nino Diaz 14ed108b56SAlexei Fedorov /* Size of psci_cpu_data structure */ 15ed108b56SAlexei Fedorov #define PSCI_CPU_DATA_SIZE 12 16ed108b56SAlexei Fedorov 17402b3cf8SJulius Werner #ifdef __aarch64__ 18e33b78a6SSoby Mathew 19ed108b56SAlexei Fedorov /* 8-bytes aligned size of psci_cpu_data structure */ 20ed108b56SAlexei Fedorov #define PSCI_CPU_DATA_SIZE_ALIGNED ((PSCI_CPU_DATA_SIZE + 7) & ~7) 21ed108b56SAlexei Fedorov 22c5ea4f8aSZelalem Aweke #if ENABLE_RME 23c5ea4f8aSZelalem Aweke /* Size of cpu_context array */ 24c5ea4f8aSZelalem Aweke #define CPU_DATA_CONTEXT_NUM 3 25ed108b56SAlexei Fedorov /* Offset of cpu_ops_ptr, size 8 bytes */ 26ef738d19SManish Pandey #define CPU_DATA_CPU_OPS_PTR 0x20 27c5ea4f8aSZelalem Aweke #else /* ENABLE_RME */ 28c5ea4f8aSZelalem Aweke #define CPU_DATA_CONTEXT_NUM 2 29ef738d19SManish Pandey #define CPU_DATA_CPU_OPS_PTR 0x18 30c5ea4f8aSZelalem Aweke #endif /* ENABLE_RME */ 31e33b78a6SSoby Mathew 32ed108b56SAlexei Fedorov #if ENABLE_PAUTH 33ed108b56SAlexei Fedorov /* 8-bytes aligned offset of apiakey[2], size 16 bytes */ 34c5ea4f8aSZelalem Aweke #define CPU_DATA_APIAKEY_OFFSET (0x8 + PSCI_CPU_DATA_SIZE_ALIGNED \ 35c5ea4f8aSZelalem Aweke + CPU_DATA_CPU_OPS_PTR) 36c5ea4f8aSZelalem Aweke #define CPU_DATA_CRASH_BUF_OFFSET (0x10 + CPU_DATA_APIAKEY_OFFSET) 37c5ea4f8aSZelalem Aweke #else /* ENABLE_PAUTH */ 38c5ea4f8aSZelalem Aweke #define CPU_DATA_CRASH_BUF_OFFSET (0x8 + PSCI_CPU_DATA_SIZE_ALIGNED \ 39c5ea4f8aSZelalem Aweke + CPU_DATA_CPU_OPS_PTR) 40ed108b56SAlexei Fedorov #endif /* ENABLE_PAUTH */ 41ed108b56SAlexei Fedorov 42ed108b56SAlexei Fedorov /* need enough space in crash buffer to save 8 registers */ 43ed108b56SAlexei Fedorov #define CPU_DATA_CRASH_BUF_SIZE 64 44ed108b56SAlexei Fedorov 45ed108b56SAlexei Fedorov #else /* !__aarch64__ */ 46402b3cf8SJulius Werner 47ef738d19SManish Pandey #define WARMBOOT_EP_INFO 0x0 48ef738d19SManish Pandey #define CPU_DATA_CPU_OPS_PTR 0x4 49ef738d19SManish Pandey #define CPU_DATA_CRASH_BUF_OFFSET (CPU_DATA_CPU_OPS_PTR + PSCI_CPU_DATA_SIZE) 50402b3cf8SJulius Werner 51402b3cf8SJulius Werner #endif /* __aarch64__ */ 52e33b78a6SSoby Mathew 53532ed618SSoby Mathew #if CRASH_REPORTING 54872be88aSdp-arm #define CPU_DATA_CRASH_BUF_END (CPU_DATA_CRASH_BUF_OFFSET + \ 55872be88aSdp-arm CPU_DATA_CRASH_BUF_SIZE) 56532ed618SSoby Mathew #else 57872be88aSdp-arm #define CPU_DATA_CRASH_BUF_END CPU_DATA_CRASH_BUF_OFFSET 58872be88aSdp-arm #endif 59872be88aSdp-arm 60483dc2e4SOmkar Anand Kulkarni /* buffer space for EHF data is sizeof(pe_exc_data_t) */ 61483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_EHF_DATA_SIZE 8 62483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_EHF_DATA_BUF_OFFSET CPU_DATA_CRASH_BUF_END 63483dc2e4SOmkar Anand Kulkarni 64*01b3d394SBoyan Karatotev #if EL3_EXCEPTION_HANDLING 65483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_EHF_DATA_BUF_END (CPU_DATA_EHF_DATA_BUF_OFFSET + \ 66483dc2e4SOmkar Anand Kulkarni CPU_DATA_EHF_DATA_SIZE) 67483dc2e4SOmkar Anand Kulkarni #else 68483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_EHF_DATA_BUF_END CPU_DATA_EHF_DATA_BUF_OFFSET 69483dc2e4SOmkar Anand Kulkarni #endif /* EL3_EXCEPTION_HANDLING */ 70483dc2e4SOmkar Anand Kulkarni 7186606eb5SEtienne Carriere /* cpu_data size is the data size rounded up to the platform cache line size */ 72483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_SIZE (((CPU_DATA_EHF_DATA_BUF_END + \ 7386606eb5SEtienne Carriere CACHE_WRITEBACK_GRANULE - 1) / \ 7486606eb5SEtienne Carriere CACHE_WRITEBACK_GRANULE) * \ 7586606eb5SEtienne Carriere CACHE_WRITEBACK_GRANULE) 7686606eb5SEtienne Carriere 77872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 78872be88aSdp-arm /* Temporary space to store PMF timestamps from assembly code */ 79872be88aSdp-arm #define CPU_DATA_PMF_TS_COUNT 1 80ef738d19SManish Pandey #if __aarch64__ 81483dc2e4SOmkar Anand Kulkarni #define CPU_DATA_PMF_TS0_OFFSET CPU_DATA_EHF_DATA_BUF_END 82ef738d19SManish Pandey #else 83ef738d19SManish Pandey /* alignment */ 84ef738d19SManish Pandey #define CPU_DATA_PMF_TS0_OFFSET (CPU_DATA_EHF_DATA_BUF_END + 8) 85ef738d19SManish Pandey #endif 86872be88aSdp-arm #define CPU_DATA_PMF_TS0_IDX 0 87532ed618SSoby Mathew #endif 88532ed618SSoby Mathew 89d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__ 90532ed618SSoby Mathew 91c5ea4f8aSZelalem Aweke #include <assert.h> 92c5ea4f8aSZelalem Aweke #include <stdint.h> 93c5ea4f8aSZelalem Aweke 94532ed618SSoby Mathew #include <arch_helpers.h> 9509d40e0eSAntonio Nino Diaz #include <lib/cassert.h> 9609d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 97c5ea4f8aSZelalem Aweke 98532ed618SSoby Mathew #include <platform_def.h> 99532ed618SSoby Mathew 100532ed618SSoby Mathew /* Offsets for the cpu_data structure */ 101532ed618SSoby Mathew #define CPU_DATA_PSCI_LOCK_OFFSET __builtin_offsetof\ 102532ed618SSoby Mathew (cpu_data_t, psci_svc_cpu_data.pcpu_bakery_info) 103532ed618SSoby Mathew 104532ed618SSoby Mathew #if PLAT_PCPU_DATA_SIZE 105532ed618SSoby Mathew #define CPU_DATA_PLAT_PCPU_OFFSET __builtin_offsetof\ 106532ed618SSoby Mathew (cpu_data_t, platform_cpu_data) 107532ed618SSoby Mathew #endif 108532ed618SSoby Mathew 109c5ea4f8aSZelalem Aweke typedef enum context_pas { 110c5ea4f8aSZelalem Aweke CPU_CONTEXT_SECURE = 0, 111c5ea4f8aSZelalem Aweke CPU_CONTEXT_NS, 112c5ea4f8aSZelalem Aweke #if ENABLE_RME 113c5ea4f8aSZelalem Aweke CPU_CONTEXT_REALM, 114c5ea4f8aSZelalem Aweke #endif 115c5ea4f8aSZelalem Aweke CPU_CONTEXT_NUM 116c5ea4f8aSZelalem Aweke } context_pas_t; 117c5ea4f8aSZelalem Aweke 118532ed618SSoby Mathew /******************************************************************************* 119532ed618SSoby Mathew * Function & variable prototypes 120532ed618SSoby Mathew ******************************************************************************/ 121532ed618SSoby Mathew 122532ed618SSoby Mathew /******************************************************************************* 123532ed618SSoby Mathew * Cache of frequently used per-cpu data: 124c5ea4f8aSZelalem Aweke * Pointers to non-secure, realm, and secure security state contexts 125532ed618SSoby Mathew * Address of the crash stack 126532ed618SSoby Mathew * It is aligned to the cache line boundary to allow efficient concurrent 127532ed618SSoby Mathew * manipulation of these pointers on different cpus 128532ed618SSoby Mathew * 129532ed618SSoby Mathew * The data structure and the _cpu_data accessors should not be used directly 130532ed618SSoby Mathew * by components that have per-cpu members. The member access macros should be 131532ed618SSoby Mathew * used for this. 132532ed618SSoby Mathew ******************************************************************************/ 133532ed618SSoby Mathew typedef struct cpu_data { 134402b3cf8SJulius Werner #ifdef __aarch64__ 135c5ea4f8aSZelalem Aweke void *cpu_context[CPU_DATA_CONTEXT_NUM]; 136c5ea4f8aSZelalem Aweke #endif /* __aarch64__ */ 137ef738d19SManish Pandey entry_point_info_t *warmboot_ep_info; 138d43b2ea6SBoyan Karatotev struct cpu_ops *cpu_ops_ptr; 139ed108b56SAlexei Fedorov struct psci_cpu_data psci_svc_cpu_data; 140ed108b56SAlexei Fedorov #if ENABLE_PAUTH 141ed108b56SAlexei Fedorov uint64_t apiakey[2]; 142ed108b56SAlexei Fedorov #endif 143532ed618SSoby Mathew #if CRASH_REPORTING 144532ed618SSoby Mathew u_register_t crash_buf[CPU_DATA_CRASH_BUF_SIZE >> 3]; 145532ed618SSoby Mathew #endif 146872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 147872be88aSdp-arm uint64_t cpu_data_pmf_ts[CPU_DATA_PMF_TS_COUNT]; 148872be88aSdp-arm #endif 149532ed618SSoby Mathew #if PLAT_PCPU_DATA_SIZE 150532ed618SSoby Mathew uint8_t platform_cpu_data[PLAT_PCPU_DATA_SIZE]; 151532ed618SSoby Mathew #endif 152*01b3d394SBoyan Karatotev #if EL3_EXCEPTION_HANDLING 15321b818c0SJeenu Viswambharan pe_exc_data_t ehf_data; 15421b818c0SJeenu Viswambharan #endif 155532ed618SSoby Mathew } __aligned(CACHE_WRITEBACK_GRANULE) cpu_data_t; 156532ed618SSoby Mathew 1577fabe1a8SRoberto Vargas extern cpu_data_t percpu_data[PLATFORM_CORE_COUNT]; 1587fabe1a8SRoberto Vargas 159c5ea4f8aSZelalem Aweke #ifdef __aarch64__ 160c5ea4f8aSZelalem Aweke CASSERT(CPU_DATA_CONTEXT_NUM == CPU_CONTEXT_NUM, 161c5ea4f8aSZelalem Aweke assert_cpu_data_context_num_mismatch); 162c5ea4f8aSZelalem Aweke #endif 163c5ea4f8aSZelalem Aweke 164ed108b56SAlexei Fedorov #if ENABLE_PAUTH 165ed108b56SAlexei Fedorov CASSERT(CPU_DATA_APIAKEY_OFFSET == __builtin_offsetof 166ed108b56SAlexei Fedorov (cpu_data_t, apiakey), 167b4f8d445SOlivier Deprez assert_cpu_data_pauth_stack_offset_mismatch); 168ed108b56SAlexei Fedorov #endif 169ed108b56SAlexei Fedorov 170532ed618SSoby Mathew #if CRASH_REPORTING 171532ed618SSoby Mathew /* verify assembler offsets match data structures */ 172532ed618SSoby Mathew CASSERT(CPU_DATA_CRASH_BUF_OFFSET == __builtin_offsetof 173532ed618SSoby Mathew (cpu_data_t, crash_buf), 174532ed618SSoby Mathew assert_cpu_data_crash_stack_offset_mismatch); 175532ed618SSoby Mathew #endif 176532ed618SSoby Mathew 177*01b3d394SBoyan Karatotev #if EL3_EXCEPTION_HANDLING 178483dc2e4SOmkar Anand Kulkarni CASSERT(CPU_DATA_EHF_DATA_BUF_OFFSET == __builtin_offsetof 179483dc2e4SOmkar Anand Kulkarni (cpu_data_t, ehf_data), 180483dc2e4SOmkar Anand Kulkarni assert_cpu_data_ehf_stack_offset_mismatch); 181483dc2e4SOmkar Anand Kulkarni #endif 182483dc2e4SOmkar Anand Kulkarni 18386606eb5SEtienne Carriere CASSERT(CPU_DATA_SIZE == sizeof(cpu_data_t), 18486606eb5SEtienne Carriere assert_cpu_data_size_mismatch); 185532ed618SSoby Mathew 186532ed618SSoby Mathew CASSERT(CPU_DATA_CPU_OPS_PTR == __builtin_offsetof 187532ed618SSoby Mathew (cpu_data_t, cpu_ops_ptr), 188532ed618SSoby Mathew assert_cpu_data_cpu_ops_ptr_offset_mismatch); 189532ed618SSoby Mathew 190872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 191872be88aSdp-arm CASSERT(CPU_DATA_PMF_TS0_OFFSET == __builtin_offsetof 192872be88aSdp-arm (cpu_data_t, cpu_data_pmf_ts[0]), 193872be88aSdp-arm assert_cpu_data_pmf_ts0_offset_mismatch); 194872be88aSdp-arm #endif 195872be88aSdp-arm 196d43b2ea6SBoyan Karatotev static inline cpu_data_t *_cpu_data_by_index(unsigned int cpu_index) 197d43b2ea6SBoyan Karatotev { 198d43b2ea6SBoyan Karatotev return &percpu_data[cpu_index]; 199d43b2ea6SBoyan Karatotev } 200532ed618SSoby Mathew 201402b3cf8SJulius Werner #ifdef __aarch64__ 202532ed618SSoby Mathew /* Return the cpu_data structure for the current CPU. */ 203d43b2ea6SBoyan Karatotev static inline cpu_data_t *_cpu_data(void) 204532ed618SSoby Mathew { 205532ed618SSoby Mathew return (cpu_data_t *)read_tpidr_el3(); 206532ed618SSoby Mathew } 207e33b78a6SSoby Mathew #else 208d43b2ea6SBoyan Karatotev cpu_data_t *_cpu_data(void); 209e33b78a6SSoby Mathew #endif 210532ed618SSoby Mathew 211c5ea4f8aSZelalem Aweke /* 212c5ea4f8aSZelalem Aweke * Returns the index of the cpu_context array for the given security state. 213c5ea4f8aSZelalem Aweke * All accesses to cpu_context should be through this helper to make sure 214c5ea4f8aSZelalem Aweke * an access is not out-of-bounds. The function assumes security_state is 215c5ea4f8aSZelalem Aweke * valid. 216c5ea4f8aSZelalem Aweke */ 217f05b4894SMaheedhar Bollapalli static inline context_pas_t get_cpu_context_index(size_t security_state) 218c5ea4f8aSZelalem Aweke { 219c5ea4f8aSZelalem Aweke if (security_state == SECURE) { 220c5ea4f8aSZelalem Aweke return CPU_CONTEXT_SECURE; 221c5ea4f8aSZelalem Aweke } else { 222c5ea4f8aSZelalem Aweke #if ENABLE_RME 223c5ea4f8aSZelalem Aweke if (security_state == NON_SECURE) { 224c5ea4f8aSZelalem Aweke return CPU_CONTEXT_NS; 225c5ea4f8aSZelalem Aweke } else { 226c5ea4f8aSZelalem Aweke assert(security_state == REALM); 227c5ea4f8aSZelalem Aweke return CPU_CONTEXT_REALM; 228c5ea4f8aSZelalem Aweke } 229c5ea4f8aSZelalem Aweke #else 230c5ea4f8aSZelalem Aweke assert(security_state == NON_SECURE); 231c5ea4f8aSZelalem Aweke return CPU_CONTEXT_NS; 232c5ea4f8aSZelalem Aweke #endif 233c5ea4f8aSZelalem Aweke } 234c5ea4f8aSZelalem Aweke } 235c5ea4f8aSZelalem Aweke 236532ed618SSoby Mathew /************************************************************************** 237532ed618SSoby Mathew * APIs for initialising and accessing per-cpu data 238532ed618SSoby Mathew *************************************************************************/ 239532ed618SSoby Mathew 240022fcb48SBoyan Karatotev void cpu_data_init_cpu_ops(void); 241532ed618SSoby Mathew 242532ed618SSoby Mathew #define get_cpu_data(_m) _cpu_data()->_m 243a0fee747SAntonio Nino Diaz #define set_cpu_data(_m, _v) _cpu_data()->_m = (_v) 244532ed618SSoby Mathew #define get_cpu_data_by_index(_ix, _m) _cpu_data_by_index(_ix)->_m 245a0fee747SAntonio Nino Diaz #define set_cpu_data_by_index(_ix, _m, _v) _cpu_data_by_index(_ix)->_m = (_v) 2462614ea3eSJoel Hutton /* ((cpu_data_t *)0)->_m is a dummy to get the sizeof the struct member _m */ 247532ed618SSoby Mathew #define flush_cpu_data(_m) flush_dcache_range((uintptr_t) \ 248532ed618SSoby Mathew &(_cpu_data()->_m), \ 2492614ea3eSJoel Hutton sizeof(((cpu_data_t *)0)->_m)) 250532ed618SSoby Mathew #define inv_cpu_data(_m) inv_dcache_range((uintptr_t) \ 251532ed618SSoby Mathew &(_cpu_data()->_m), \ 2522614ea3eSJoel Hutton sizeof(((cpu_data_t *)0)->_m)) 253532ed618SSoby Mathew #define flush_cpu_data_by_index(_ix, _m) \ 254532ed618SSoby Mathew flush_dcache_range((uintptr_t) \ 255532ed618SSoby Mathew &(_cpu_data_by_index(_ix)->_m), \ 2562614ea3eSJoel Hutton sizeof(((cpu_data_t *)0)->_m)) 257532ed618SSoby Mathew 258532ed618SSoby Mathew 259d5dfdeb6SJulius Werner #endif /* __ASSEMBLER__ */ 26043534997SAntonio Nino Diaz #endif /* CPU_DATA_H */ 261