1d6af2344SJayanth Dodderi Chidanand /* 2d6af2344SJayanth Dodderi Chidanand * Copyright (c) 2024, Arm Limited and Contributors. All rights reserved. 3d6af2344SJayanth Dodderi Chidanand * 4d6af2344SJayanth Dodderi Chidanand * SPDX-License-Identifier: BSD-3-Clause 5d6af2344SJayanth Dodderi Chidanand */ 6d6af2344SJayanth Dodderi Chidanand 7d6af2344SJayanth Dodderi Chidanand #ifndef CONTEXT_EL2_H 8d6af2344SJayanth Dodderi Chidanand #define CONTEXT_EL2_H 9d6af2344SJayanth Dodderi Chidanand 10d6af2344SJayanth Dodderi Chidanand #ifndef __ASSEMBLER__ 11d6af2344SJayanth Dodderi Chidanand /******************************************************************************* 12d6af2344SJayanth Dodderi Chidanand * EL2 Registers: 13d6af2344SJayanth Dodderi Chidanand * AArch64 EL2 system register context structure for preserving the 14d6af2344SJayanth Dodderi Chidanand * architectural state during world switches. 15d6af2344SJayanth Dodderi Chidanand ******************************************************************************/ 16d6af2344SJayanth Dodderi Chidanand typedef struct el2_common_regs { 17d6af2344SJayanth Dodderi Chidanand uint64_t actlr_el2; 18d6af2344SJayanth Dodderi Chidanand uint64_t afsr0_el2; 19d6af2344SJayanth Dodderi Chidanand uint64_t afsr1_el2; 20d6af2344SJayanth Dodderi Chidanand uint64_t amair_el2; 21d6af2344SJayanth Dodderi Chidanand uint64_t cnthctl_el2; 22d6af2344SJayanth Dodderi Chidanand uint64_t cntvoff_el2; 23d6af2344SJayanth Dodderi Chidanand uint64_t cptr_el2; 24d6af2344SJayanth Dodderi Chidanand uint64_t dbgvcr32_el2; 25d6af2344SJayanth Dodderi Chidanand uint64_t elr_el2; 26d6af2344SJayanth Dodderi Chidanand uint64_t esr_el2; 27d6af2344SJayanth Dodderi Chidanand uint64_t far_el2; 28d6af2344SJayanth Dodderi Chidanand uint64_t hacr_el2; 29d6af2344SJayanth Dodderi Chidanand uint64_t hcr_el2; 30d6af2344SJayanth Dodderi Chidanand uint64_t hpfar_el2; 31d6af2344SJayanth Dodderi Chidanand uint64_t hstr_el2; 32d6af2344SJayanth Dodderi Chidanand uint64_t icc_sre_el2; 33d6af2344SJayanth Dodderi Chidanand uint64_t ich_hcr_el2; 34d6af2344SJayanth Dodderi Chidanand uint64_t ich_vmcr_el2; 35d6af2344SJayanth Dodderi Chidanand uint64_t mair_el2; 36d6af2344SJayanth Dodderi Chidanand uint64_t mdcr_el2; 37d6af2344SJayanth Dodderi Chidanand uint64_t pmscr_el2; 38d6af2344SJayanth Dodderi Chidanand uint64_t sctlr_el2; 39d6af2344SJayanth Dodderi Chidanand uint64_t spsr_el2; 40d6af2344SJayanth Dodderi Chidanand uint64_t sp_el2; 41d6af2344SJayanth Dodderi Chidanand uint64_t tcr_el2; 42d6af2344SJayanth Dodderi Chidanand uint64_t tpidr_el2; 43d6af2344SJayanth Dodderi Chidanand uint64_t ttbr0_el2; 44d6af2344SJayanth Dodderi Chidanand uint64_t vbar_el2; 45d6af2344SJayanth Dodderi Chidanand uint64_t vmpidr_el2; 46d6af2344SJayanth Dodderi Chidanand uint64_t vpidr_el2; 47d6af2344SJayanth Dodderi Chidanand uint64_t vtcr_el2; 48d6af2344SJayanth Dodderi Chidanand uint64_t vttbr_el2; 49d6af2344SJayanth Dodderi Chidanand } el2_common_regs_t; 50d6af2344SJayanth Dodderi Chidanand 51a796d5aaSJayanth Dodderi Chidanand typedef struct el2_mte2_regs { 52d6af2344SJayanth Dodderi Chidanand uint64_t tfsr_el2; 53a796d5aaSJayanth Dodderi Chidanand } el2_mte2_regs_t; 54d6af2344SJayanth Dodderi Chidanand 55d6af2344SJayanth Dodderi Chidanand typedef struct el2_fgt_regs { 56d6af2344SJayanth Dodderi Chidanand uint64_t hdfgrtr_el2; 57d6af2344SJayanth Dodderi Chidanand uint64_t hafgrtr_el2; 58d6af2344SJayanth Dodderi Chidanand uint64_t hdfgwtr_el2; 59d6af2344SJayanth Dodderi Chidanand uint64_t hfgitr_el2; 60d6af2344SJayanth Dodderi Chidanand uint64_t hfgrtr_el2; 61d6af2344SJayanth Dodderi Chidanand uint64_t hfgwtr_el2; 62d6af2344SJayanth Dodderi Chidanand } el2_fgt_regs_t; 63d6af2344SJayanth Dodderi Chidanand 6433e6aaacSArvind Ram Prakash typedef struct el2_fgt2_regs { 6533e6aaacSArvind Ram Prakash uint64_t hdfgrtr2_el2; 6633e6aaacSArvind Ram Prakash uint64_t hdfgwtr2_el2; 6733e6aaacSArvind Ram Prakash uint64_t hfgitr2_el2; 6833e6aaacSArvind Ram Prakash uint64_t hfgrtr2_el2; 6933e6aaacSArvind Ram Prakash uint64_t hfgwtr2_el2; 7033e6aaacSArvind Ram Prakash } el2_fgt2_regs_t; 7133e6aaacSArvind Ram Prakash 72d6af2344SJayanth Dodderi Chidanand typedef struct el2_ecv_regs { 73d6af2344SJayanth Dodderi Chidanand uint64_t cntpoff_el2; 74d6af2344SJayanth Dodderi Chidanand } el2_ecv_regs_t; 75d6af2344SJayanth Dodderi Chidanand 76d6af2344SJayanth Dodderi Chidanand typedef struct el2_vhe_regs { 77d6af2344SJayanth Dodderi Chidanand uint64_t contextidr_el2; 78d6af2344SJayanth Dodderi Chidanand uint64_t ttbr1_el2; 79d6af2344SJayanth Dodderi Chidanand } el2_vhe_regs_t; 80d6af2344SJayanth Dodderi Chidanand 81d6af2344SJayanth Dodderi Chidanand typedef struct el2_ras_regs { 82d6af2344SJayanth Dodderi Chidanand uint64_t vdisr_el2; 83d6af2344SJayanth Dodderi Chidanand uint64_t vsesr_el2; 84d6af2344SJayanth Dodderi Chidanand } el2_ras_regs_t; 85d6af2344SJayanth Dodderi Chidanand 86d6af2344SJayanth Dodderi Chidanand typedef struct el2_neve_regs { 87d6af2344SJayanth Dodderi Chidanand uint64_t vncr_el2; 88d6af2344SJayanth Dodderi Chidanand } el2_neve_regs_t; 89d6af2344SJayanth Dodderi Chidanand 90d6af2344SJayanth Dodderi Chidanand typedef struct el2_trf_regs { 91d6af2344SJayanth Dodderi Chidanand uint64_t trfcr_el2; 92d6af2344SJayanth Dodderi Chidanand } el2_trf_regs_t; 93d6af2344SJayanth Dodderi Chidanand 94d6af2344SJayanth Dodderi Chidanand typedef struct el2_csv2_regs { 95d6af2344SJayanth Dodderi Chidanand uint64_t scxtnum_el2; 96d6af2344SJayanth Dodderi Chidanand } el2_csv2_regs_t; 97d6af2344SJayanth Dodderi Chidanand 98d6af2344SJayanth Dodderi Chidanand typedef struct el2_hcx_regs { 99d6af2344SJayanth Dodderi Chidanand uint64_t hcrx_el2; 100d6af2344SJayanth Dodderi Chidanand } el2_hcx_regs_t; 101d6af2344SJayanth Dodderi Chidanand 102d6af2344SJayanth Dodderi Chidanand typedef struct el2_tcr2_regs { 103d6af2344SJayanth Dodderi Chidanand uint64_t tcr2_el2; 104d6af2344SJayanth Dodderi Chidanand } el2_tcr2_regs_t; 105d6af2344SJayanth Dodderi Chidanand 106d6af2344SJayanth Dodderi Chidanand typedef struct el2_sxpoe_regs { 107d6af2344SJayanth Dodderi Chidanand uint64_t por_el2; 108d6af2344SJayanth Dodderi Chidanand } el2_sxpoe_regs_t; 109d6af2344SJayanth Dodderi Chidanand 110d6af2344SJayanth Dodderi Chidanand typedef struct el2_sxpie_regs { 111d6af2344SJayanth Dodderi Chidanand uint64_t pire0_el2; 112d6af2344SJayanth Dodderi Chidanand uint64_t pir_el2; 113d6af2344SJayanth Dodderi Chidanand } el2_sxpie_regs_t; 114d6af2344SJayanth Dodderi Chidanand 115d6af2344SJayanth Dodderi Chidanand typedef struct el2_s2pie_regs { 116d6af2344SJayanth Dodderi Chidanand uint64_t s2pir_el2; 117d6af2344SJayanth Dodderi Chidanand } el2_s2pie_regs_t; 118d6af2344SJayanth Dodderi Chidanand 119d6af2344SJayanth Dodderi Chidanand typedef struct el2_gcs_regs { 120d6af2344SJayanth Dodderi Chidanand uint64_t gcscr_el2; 121d6af2344SJayanth Dodderi Chidanand uint64_t gcspr_el2; 122d6af2344SJayanth Dodderi Chidanand } el2_gcs_regs_t; 123d6af2344SJayanth Dodderi Chidanand 1247d930c7eSJayanth Dodderi Chidanand typedef struct el2_mpam_regs { 1257d930c7eSJayanth Dodderi Chidanand uint64_t mpam2_el2; 1267d930c7eSJayanth Dodderi Chidanand uint64_t mpamhcr_el2; 1277d930c7eSJayanth Dodderi Chidanand uint64_t mpamvpm0_el2; 1287d930c7eSJayanth Dodderi Chidanand uint64_t mpamvpm1_el2; 1297d930c7eSJayanth Dodderi Chidanand uint64_t mpamvpm2_el2; 1307d930c7eSJayanth Dodderi Chidanand uint64_t mpamvpm3_el2; 1317d930c7eSJayanth Dodderi Chidanand uint64_t mpamvpm4_el2; 1327d930c7eSJayanth Dodderi Chidanand uint64_t mpamvpm5_el2; 1337d930c7eSJayanth Dodderi Chidanand uint64_t mpamvpm6_el2; 1347d930c7eSJayanth Dodderi Chidanand uint64_t mpamvpm7_el2; 1357d930c7eSJayanth Dodderi Chidanand uint64_t mpamvpmv_el2; 1367d930c7eSJayanth Dodderi Chidanand } el2_mpam_regs_t; 1377d930c7eSJayanth Dodderi Chidanand 138*4ec4e545SJayanth Dodderi Chidanand typedef struct el2_sctlr2_regs { 139*4ec4e545SJayanth Dodderi Chidanand uint64_t sctlr2_el2; 140*4ec4e545SJayanth Dodderi Chidanand } el2_sctlr2_regs_t; 141*4ec4e545SJayanth Dodderi Chidanand 142d6af2344SJayanth Dodderi Chidanand typedef struct el2_sysregs { 143d6af2344SJayanth Dodderi Chidanand 144d6af2344SJayanth Dodderi Chidanand el2_common_regs_t common; 145d6af2344SJayanth Dodderi Chidanand 146a796d5aaSJayanth Dodderi Chidanand #if ENABLE_FEAT_MTE2 147a796d5aaSJayanth Dodderi Chidanand el2_mte2_regs_t mte2; 148d6af2344SJayanth Dodderi Chidanand #endif 149d6af2344SJayanth Dodderi Chidanand 150d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_FGT 151d6af2344SJayanth Dodderi Chidanand el2_fgt_regs_t fgt; 152d6af2344SJayanth Dodderi Chidanand #endif 153d6af2344SJayanth Dodderi Chidanand 15433e6aaacSArvind Ram Prakash #if ENABLE_FEAT_FGT2 15533e6aaacSArvind Ram Prakash el2_fgt2_regs_t fgt2; 15633e6aaacSArvind Ram Prakash #endif 15733e6aaacSArvind Ram Prakash 158d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_ECV 159d6af2344SJayanth Dodderi Chidanand el2_ecv_regs_t ecv; 160d6af2344SJayanth Dodderi Chidanand #endif 161d6af2344SJayanth Dodderi Chidanand 162d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_VHE 163d6af2344SJayanth Dodderi Chidanand el2_vhe_regs_t vhe; 164d6af2344SJayanth Dodderi Chidanand #endif 165d6af2344SJayanth Dodderi Chidanand 166d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_RAS 167d6af2344SJayanth Dodderi Chidanand el2_ras_regs_t ras; 168d6af2344SJayanth Dodderi Chidanand #endif 169d6af2344SJayanth Dodderi Chidanand 170d6af2344SJayanth Dodderi Chidanand #if CTX_INCLUDE_NEVE_REGS 171d6af2344SJayanth Dodderi Chidanand el2_neve_regs_t neve; 172d6af2344SJayanth Dodderi Chidanand #endif 173d6af2344SJayanth Dodderi Chidanand 174d6af2344SJayanth Dodderi Chidanand #if ENABLE_TRF_FOR_NS 175d6af2344SJayanth Dodderi Chidanand el2_trf_regs_t trf; 176d6af2344SJayanth Dodderi Chidanand #endif 177d6af2344SJayanth Dodderi Chidanand 178d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_CSV2_2 179d6af2344SJayanth Dodderi Chidanand el2_csv2_regs_t csv2; 180d6af2344SJayanth Dodderi Chidanand #endif 181d6af2344SJayanth Dodderi Chidanand 182d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_HCX 183d6af2344SJayanth Dodderi Chidanand el2_hcx_regs_t hcx; 184d6af2344SJayanth Dodderi Chidanand #endif 185d6af2344SJayanth Dodderi Chidanand 186d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2 187d6af2344SJayanth Dodderi Chidanand el2_tcr2_regs_t tcr2; 188d6af2344SJayanth Dodderi Chidanand #endif 189d6af2344SJayanth Dodderi Chidanand 190d6af2344SJayanth Dodderi Chidanand #if (ENABLE_FEAT_S1POE || ENABLE_FEAT_S2POE) 191d6af2344SJayanth Dodderi Chidanand el2_sxpoe_regs_t sxpoe; 192d6af2344SJayanth Dodderi Chidanand #endif 193d6af2344SJayanth Dodderi Chidanand 194d6af2344SJayanth Dodderi Chidanand #if (ENABLE_FEAT_S1PIE || ENABLE_FEAT_S2PIE) 195d6af2344SJayanth Dodderi Chidanand el2_sxpie_regs_t sxpie; 196d6af2344SJayanth Dodderi Chidanand #endif 197d6af2344SJayanth Dodderi Chidanand 198d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_S2PIE 199d6af2344SJayanth Dodderi Chidanand el2_s2pie_regs_t s2pie; 200d6af2344SJayanth Dodderi Chidanand #endif 201d6af2344SJayanth Dodderi Chidanand 202d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_GCS 203d6af2344SJayanth Dodderi Chidanand el2_gcs_regs_t gcs; 204d6af2344SJayanth Dodderi Chidanand #endif 205d6af2344SJayanth Dodderi Chidanand 2067d930c7eSJayanth Dodderi Chidanand #if CTX_INCLUDE_MPAM_REGS 2077d930c7eSJayanth Dodderi Chidanand el2_mpam_regs_t mpam; 2087d930c7eSJayanth Dodderi Chidanand #endif 2097d930c7eSJayanth Dodderi Chidanand 210*4ec4e545SJayanth Dodderi Chidanand #if ENABLE_FEAT_SCTLR2 211*4ec4e545SJayanth Dodderi Chidanand el2_sctlr2_regs_t sctlr2; 212*4ec4e545SJayanth Dodderi Chidanand #endif 213*4ec4e545SJayanth Dodderi Chidanand 214d6af2344SJayanth Dodderi Chidanand } el2_sysregs_t; 215d6af2344SJayanth Dodderi Chidanand 216d6af2344SJayanth Dodderi Chidanand /* 217d6af2344SJayanth Dodderi Chidanand * Macros to access members related to individual features of the el2_sysregs_t 218d6af2344SJayanth Dodderi Chidanand * structures. 219d6af2344SJayanth Dodderi Chidanand */ 220d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_common(ctx, reg) (((ctx)->common).reg) 221d6af2344SJayanth Dodderi Chidanand 222d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_common(ctx, reg, val) ((((ctx)->common).reg) \ 223d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 224d6af2344SJayanth Dodderi Chidanand 225a796d5aaSJayanth Dodderi Chidanand #if ENABLE_FEAT_MTE2 226a796d5aaSJayanth Dodderi Chidanand #define read_el2_ctx_mte2(ctx, reg) (((ctx)->mte2).reg) 227a796d5aaSJayanth Dodderi Chidanand #define write_el2_ctx_mte2(ctx, reg, val) ((((ctx)->mte2).reg) \ 228d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 229d6af2344SJayanth Dodderi Chidanand #else 230a796d5aaSJayanth Dodderi Chidanand #define read_el2_ctx_mte2(ctx, reg) ULL(0) 231a796d5aaSJayanth Dodderi Chidanand #define write_el2_ctx_mte2(ctx, reg, val) 232a796d5aaSJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_MTE2 */ 233d6af2344SJayanth Dodderi Chidanand 234d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_FGT 235d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_fgt(ctx, reg) (((ctx)->fgt).reg) 236d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_fgt(ctx, reg, val) ((((ctx)->fgt).reg) \ 237d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 238d6af2344SJayanth Dodderi Chidanand #else 239d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_fgt(ctx, reg) ULL(0) 240d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_fgt(ctx, reg, val) 241d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_FGT */ 242d6af2344SJayanth Dodderi Chidanand 24333e6aaacSArvind Ram Prakash #if ENABLE_FEAT_FGT2 24433e6aaacSArvind Ram Prakash #define read_el2_ctx_fgt2(ctx, reg) (((ctx)->fgt2).reg) 24533e6aaacSArvind Ram Prakash #define write_el2_ctx_fgt2(ctx, reg, val) ((((ctx)->fgt2).reg) \ 24633e6aaacSArvind Ram Prakash = (uint64_t) (val)) 24733e6aaacSArvind Ram Prakash #else 24833e6aaacSArvind Ram Prakash #define read_el2_ctx_fgt2(ctx, reg) ULL(0) 24933e6aaacSArvind Ram Prakash #define write_el2_ctx_fgt2(ctx, reg, val) 25033e6aaacSArvind Ram Prakash #endif /* ENABLE_FEAT_FGT */ 25133e6aaacSArvind Ram Prakash 252d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_ECV 253d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_ecv(ctx, reg) (((ctx)->ecv).reg) 254d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_ecv(ctx, reg, val) ((((ctx)->ecv).reg) \ 255d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 256d6af2344SJayanth Dodderi Chidanand #else 257d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_ecv(ctx, reg) ULL(0) 258d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_ecv(ctx, reg, val) 259d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_ECV */ 260d6af2344SJayanth Dodderi Chidanand 261d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_VHE 262d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_vhe(ctx, reg) (((ctx)->vhe).reg) 263d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_vhe(ctx, reg, val) ((((ctx)->vhe).reg) \ 264d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 265d6af2344SJayanth Dodderi Chidanand #else 266d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_vhe(ctx, reg) ULL(0) 267d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_vhe(ctx, reg, val) 268d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_VHE */ 269d6af2344SJayanth Dodderi Chidanand 270d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_RAS 271d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_ras(ctx, reg) (((ctx)->ras).reg) 272d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_ras(ctx, reg, val) ((((ctx)->ras).reg) \ 273d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 274d6af2344SJayanth Dodderi Chidanand #else 275d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_ras(ctx, reg) ULL(0) 276d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_ras(ctx, reg, val) 277d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_RAS */ 278d6af2344SJayanth Dodderi Chidanand 279d6af2344SJayanth Dodderi Chidanand #if CTX_INCLUDE_NEVE_REGS 280d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_neve(ctx, reg) (((ctx)->neve).reg) 281d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_neve(ctx, reg, val) ((((ctx)->neve).reg) \ 282d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 283d6af2344SJayanth Dodderi Chidanand #else 284d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_neve(ctx, reg) ULL(0) 285d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_neve(ctx, reg, val) 286d6af2344SJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_NEVE_REGS */ 287d6af2344SJayanth Dodderi Chidanand 288d6af2344SJayanth Dodderi Chidanand #if ENABLE_TRF_FOR_NS 289d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_trf(ctx, reg) (((ctx)->trf).reg) 290d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_trf(ctx, reg, val) ((((ctx)->trf).reg) \ 291d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 292d6af2344SJayanth Dodderi Chidanand #else 293d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_trf(ctx, reg) ULL(0) 294d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_trf(ctx, reg, val) 295d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_TRF_FOR_NS */ 296d6af2344SJayanth Dodderi Chidanand 297d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_CSV2_2 298d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_csv2_2(ctx, reg) (((ctx)->csv2).reg) 299d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_csv2_2(ctx, reg, val) ((((ctx)->csv2).reg) \ 300d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 301d6af2344SJayanth Dodderi Chidanand #else 302d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_csv2_2(ctx, reg) ULL(0) 303d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_csv2_2(ctx, reg, val) 304d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_CSV2_2 */ 305d6af2344SJayanth Dodderi Chidanand 306d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_HCX 307d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_hcx(ctx, reg) (((ctx)->hcx).reg) 308d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_hcx(ctx, reg, val) ((((ctx)->hcx).reg) \ 309d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 310d6af2344SJayanth Dodderi Chidanand #else 311d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_hcx(ctx, reg) ULL(0) 312d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_hcx(ctx, reg, val) 313d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_HCX */ 314d6af2344SJayanth Dodderi Chidanand 315d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2 316d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_tcr2(ctx, reg) (((ctx)->tcr2).reg) 317d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_tcr2(ctx, reg, val) ((((ctx)->tcr2).reg) \ 318d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 319d6af2344SJayanth Dodderi Chidanand #else 320d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_tcr2(ctx, reg) ULL(0) 321d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_tcr2(ctx, reg, val) 322d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TCR2 */ 323d6af2344SJayanth Dodderi Chidanand 324d6af2344SJayanth Dodderi Chidanand #if (ENABLE_FEAT_S1POE || ENABLE_FEAT_S2POE) 325d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_sxpoe(ctx, reg) (((ctx)->sxpoe).reg) 326d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_sxpoe(ctx, reg, val) ((((ctx)->sxpoe).reg) \ 327d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 328d6af2344SJayanth Dodderi Chidanand #else 329d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_sxpoe(ctx, reg) ULL(0) 330d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_sxpoe(ctx, reg, val) 331d6af2344SJayanth Dodderi Chidanand #endif /*(ENABLE_FEAT_S1POE || ENABLE_FEAT_S2POE) */ 332d6af2344SJayanth Dodderi Chidanand 333d6af2344SJayanth Dodderi Chidanand #if (ENABLE_FEAT_S1PIE || ENABLE_FEAT_S2PIE) 334d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_sxpie(ctx, reg) (((ctx)->sxpie).reg) 335d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_sxpie(ctx, reg, val) ((((ctx)->sxpie).reg) \ 336d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 337d6af2344SJayanth Dodderi Chidanand #else 338d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_sxpie(ctx, reg) ULL(0) 339d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_sxpie(ctx, reg, val) 340d6af2344SJayanth Dodderi Chidanand #endif /*(ENABLE_FEAT_S1PIE || ENABLE_FEAT_S2PIE) */ 341d6af2344SJayanth Dodderi Chidanand 342d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_S2PIE 343d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_s2pie(ctx, reg) (((ctx)->s2pie).reg) 344d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_s2pie(ctx, reg, val) ((((ctx)->s2pie).reg) \ 345d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 346d6af2344SJayanth Dodderi Chidanand #else 347d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_s2pie(ctx, reg) ULL(0) 348d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_s2pie(ctx, reg, val) 349d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_S2PIE */ 350d6af2344SJayanth Dodderi Chidanand 351d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_GCS 352d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_gcs(ctx, reg) (((ctx)->gcs).reg) 353d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_gcs(ctx, reg, val) ((((ctx)->gcs).reg) \ 354d6af2344SJayanth Dodderi Chidanand = (uint64_t) (val)) 355d6af2344SJayanth Dodderi Chidanand #else 356d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_gcs(ctx, reg) ULL(0) 357d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_gcs(ctx, reg, val) 358d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_GCS */ 359d6af2344SJayanth Dodderi Chidanand 3607d930c7eSJayanth Dodderi Chidanand #if CTX_INCLUDE_MPAM_REGS 3617d930c7eSJayanth Dodderi Chidanand #define read_el2_ctx_mpam(ctx, reg) (((ctx)->mpam).reg) 3627d930c7eSJayanth Dodderi Chidanand #define write_el2_ctx_mpam(ctx, reg, val) ((((ctx)->mpam).reg) \ 3637d930c7eSJayanth Dodderi Chidanand = (uint64_t) (val)) 3647d930c7eSJayanth Dodderi Chidanand #else 3657d930c7eSJayanth Dodderi Chidanand #define read_el2_ctx_mpam(ctx, reg) ULL(0) 3667d930c7eSJayanth Dodderi Chidanand #define write_el2_ctx_mpam(ctx, reg, val) 3677d930c7eSJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_MPAM_REGS */ 3687d930c7eSJayanth Dodderi Chidanand 369*4ec4e545SJayanth Dodderi Chidanand #if ENABLE_FEAT_SCTLR2 370*4ec4e545SJayanth Dodderi Chidanand #define read_el2_ctx_sctlr2(ctx, reg) (((ctx)->sctlr2).reg) 371*4ec4e545SJayanth Dodderi Chidanand #define write_el2_ctx_sctlr2(ctx, reg, val) ((((ctx)->sctlr2).reg) \ 372*4ec4e545SJayanth Dodderi Chidanand = (uint64_t) (val)) 373*4ec4e545SJayanth Dodderi Chidanand #else 374*4ec4e545SJayanth Dodderi Chidanand #define read_el2_ctx_sctlr2(ctx, reg) ULL(0) 375*4ec4e545SJayanth Dodderi Chidanand #define write_el2_ctx_sctlr2(ctx, reg, val) 376*4ec4e545SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_SCTLR2 */ 377*4ec4e545SJayanth Dodderi Chidanand 378d6af2344SJayanth Dodderi Chidanand /******************************************************************************/ 379d6af2344SJayanth Dodderi Chidanand 380d6af2344SJayanth Dodderi Chidanand #endif /* __ASSEMBLER__ */ 381d6af2344SJayanth Dodderi Chidanand 382d6af2344SJayanth Dodderi Chidanand #endif /* CONTEXT_EL2_H */ 383