xref: /rk3399_ARM-atf/include/lib/el3_runtime/context_el2.h (revision 33e6aaacf1e8f327b33fe2db1f5e964b0adb41c7)
1d6af2344SJayanth Dodderi Chidanand /*
2d6af2344SJayanth Dodderi Chidanand  * Copyright (c) 2024, Arm Limited and Contributors. All rights reserved.
3d6af2344SJayanth Dodderi Chidanand  *
4d6af2344SJayanth Dodderi Chidanand  * SPDX-License-Identifier: BSD-3-Clause
5d6af2344SJayanth Dodderi Chidanand  */
6d6af2344SJayanth Dodderi Chidanand 
7d6af2344SJayanth Dodderi Chidanand #ifndef CONTEXT_EL2_H
8d6af2344SJayanth Dodderi Chidanand #define CONTEXT_EL2_H
9d6af2344SJayanth Dodderi Chidanand 
10d6af2344SJayanth Dodderi Chidanand #ifndef __ASSEMBLER__
11d6af2344SJayanth Dodderi Chidanand /*******************************************************************************
12d6af2344SJayanth Dodderi Chidanand  * EL2 Registers:
13d6af2344SJayanth Dodderi Chidanand  * AArch64 EL2 system register context structure for preserving the
14d6af2344SJayanth Dodderi Chidanand  * architectural state during world switches.
15d6af2344SJayanth Dodderi Chidanand  ******************************************************************************/
16d6af2344SJayanth Dodderi Chidanand #if CTX_INCLUDE_EL2_REGS
17d6af2344SJayanth Dodderi Chidanand typedef struct el2_common_regs {
18d6af2344SJayanth Dodderi Chidanand 	uint64_t actlr_el2;
19d6af2344SJayanth Dodderi Chidanand 	uint64_t afsr0_el2;
20d6af2344SJayanth Dodderi Chidanand 	uint64_t afsr1_el2;
21d6af2344SJayanth Dodderi Chidanand 	uint64_t amair_el2;
22d6af2344SJayanth Dodderi Chidanand 	uint64_t cnthctl_el2;
23d6af2344SJayanth Dodderi Chidanand 	uint64_t cntvoff_el2;
24d6af2344SJayanth Dodderi Chidanand 	uint64_t cptr_el2;
25d6af2344SJayanth Dodderi Chidanand 	uint64_t dbgvcr32_el2;
26d6af2344SJayanth Dodderi Chidanand 	uint64_t elr_el2;
27d6af2344SJayanth Dodderi Chidanand 	uint64_t esr_el2;
28d6af2344SJayanth Dodderi Chidanand 	uint64_t far_el2;
29d6af2344SJayanth Dodderi Chidanand 	uint64_t hacr_el2;
30d6af2344SJayanth Dodderi Chidanand 	uint64_t hcr_el2;
31d6af2344SJayanth Dodderi Chidanand 	uint64_t hpfar_el2;
32d6af2344SJayanth Dodderi Chidanand 	uint64_t hstr_el2;
33d6af2344SJayanth Dodderi Chidanand 	uint64_t icc_sre_el2;
34d6af2344SJayanth Dodderi Chidanand 	uint64_t ich_hcr_el2;
35d6af2344SJayanth Dodderi Chidanand 	uint64_t ich_vmcr_el2;
36d6af2344SJayanth Dodderi Chidanand 	uint64_t mair_el2;
37d6af2344SJayanth Dodderi Chidanand 	uint64_t mdcr_el2;
38d6af2344SJayanth Dodderi Chidanand 	uint64_t pmscr_el2;
39d6af2344SJayanth Dodderi Chidanand 	uint64_t sctlr_el2;
40d6af2344SJayanth Dodderi Chidanand 	uint64_t spsr_el2;
41d6af2344SJayanth Dodderi Chidanand 	uint64_t sp_el2;
42d6af2344SJayanth Dodderi Chidanand 	uint64_t tcr_el2;
43d6af2344SJayanth Dodderi Chidanand 	uint64_t tpidr_el2;
44d6af2344SJayanth Dodderi Chidanand 	uint64_t ttbr0_el2;
45d6af2344SJayanth Dodderi Chidanand 	uint64_t vbar_el2;
46d6af2344SJayanth Dodderi Chidanand 	uint64_t vmpidr_el2;
47d6af2344SJayanth Dodderi Chidanand 	uint64_t vpidr_el2;
48d6af2344SJayanth Dodderi Chidanand 	uint64_t vtcr_el2;
49d6af2344SJayanth Dodderi Chidanand 	uint64_t vttbr_el2;
50d6af2344SJayanth Dodderi Chidanand } el2_common_regs_t;
51d6af2344SJayanth Dodderi Chidanand 
52a796d5aaSJayanth Dodderi Chidanand typedef struct el2_mte2_regs {
53d6af2344SJayanth Dodderi Chidanand 	uint64_t tfsr_el2;
54a796d5aaSJayanth Dodderi Chidanand } el2_mte2_regs_t;
55d6af2344SJayanth Dodderi Chidanand 
56d6af2344SJayanth Dodderi Chidanand typedef struct el2_fgt_regs {
57d6af2344SJayanth Dodderi Chidanand 	uint64_t hdfgrtr_el2;
58d6af2344SJayanth Dodderi Chidanand 	uint64_t hafgrtr_el2;
59d6af2344SJayanth Dodderi Chidanand 	uint64_t hdfgwtr_el2;
60d6af2344SJayanth Dodderi Chidanand 	uint64_t hfgitr_el2;
61d6af2344SJayanth Dodderi Chidanand 	uint64_t hfgrtr_el2;
62d6af2344SJayanth Dodderi Chidanand 	uint64_t hfgwtr_el2;
63d6af2344SJayanth Dodderi Chidanand } el2_fgt_regs_t;
64d6af2344SJayanth Dodderi Chidanand 
65*33e6aaacSArvind Ram Prakash typedef struct el2_fgt2_regs {
66*33e6aaacSArvind Ram Prakash 	uint64_t hdfgrtr2_el2;
67*33e6aaacSArvind Ram Prakash 	uint64_t hdfgwtr2_el2;
68*33e6aaacSArvind Ram Prakash 	uint64_t hfgitr2_el2;
69*33e6aaacSArvind Ram Prakash 	uint64_t hfgrtr2_el2;
70*33e6aaacSArvind Ram Prakash 	uint64_t hfgwtr2_el2;
71*33e6aaacSArvind Ram Prakash } el2_fgt2_regs_t;
72*33e6aaacSArvind Ram Prakash 
73d6af2344SJayanth Dodderi Chidanand typedef struct el2_ecv_regs {
74d6af2344SJayanth Dodderi Chidanand 	uint64_t cntpoff_el2;
75d6af2344SJayanth Dodderi Chidanand } el2_ecv_regs_t;
76d6af2344SJayanth Dodderi Chidanand 
77d6af2344SJayanth Dodderi Chidanand typedef struct el2_vhe_regs {
78d6af2344SJayanth Dodderi Chidanand 	uint64_t contextidr_el2;
79d6af2344SJayanth Dodderi Chidanand 	uint64_t ttbr1_el2;
80d6af2344SJayanth Dodderi Chidanand } el2_vhe_regs_t;
81d6af2344SJayanth Dodderi Chidanand 
82d6af2344SJayanth Dodderi Chidanand typedef struct el2_ras_regs {
83d6af2344SJayanth Dodderi Chidanand 	uint64_t vdisr_el2;
84d6af2344SJayanth Dodderi Chidanand 	uint64_t vsesr_el2;
85d6af2344SJayanth Dodderi Chidanand } el2_ras_regs_t;
86d6af2344SJayanth Dodderi Chidanand 
87d6af2344SJayanth Dodderi Chidanand typedef struct el2_neve_regs {
88d6af2344SJayanth Dodderi Chidanand 	uint64_t vncr_el2;
89d6af2344SJayanth Dodderi Chidanand } el2_neve_regs_t;
90d6af2344SJayanth Dodderi Chidanand 
91d6af2344SJayanth Dodderi Chidanand typedef struct el2_trf_regs {
92d6af2344SJayanth Dodderi Chidanand 	uint64_t trfcr_el2;
93d6af2344SJayanth Dodderi Chidanand } el2_trf_regs_t;
94d6af2344SJayanth Dodderi Chidanand 
95d6af2344SJayanth Dodderi Chidanand typedef struct el2_csv2_regs {
96d6af2344SJayanth Dodderi Chidanand 	uint64_t scxtnum_el2;
97d6af2344SJayanth Dodderi Chidanand } el2_csv2_regs_t;
98d6af2344SJayanth Dodderi Chidanand 
99d6af2344SJayanth Dodderi Chidanand typedef struct el2_hcx_regs {
100d6af2344SJayanth Dodderi Chidanand 	uint64_t hcrx_el2;
101d6af2344SJayanth Dodderi Chidanand } el2_hcx_regs_t;
102d6af2344SJayanth Dodderi Chidanand 
103d6af2344SJayanth Dodderi Chidanand typedef struct el2_tcr2_regs {
104d6af2344SJayanth Dodderi Chidanand 	uint64_t tcr2_el2;
105d6af2344SJayanth Dodderi Chidanand } el2_tcr2_regs_t;
106d6af2344SJayanth Dodderi Chidanand 
107d6af2344SJayanth Dodderi Chidanand typedef struct el2_sxpoe_regs {
108d6af2344SJayanth Dodderi Chidanand 	uint64_t por_el2;
109d6af2344SJayanth Dodderi Chidanand } el2_sxpoe_regs_t;
110d6af2344SJayanth Dodderi Chidanand 
111d6af2344SJayanth Dodderi Chidanand typedef struct el2_sxpie_regs {
112d6af2344SJayanth Dodderi Chidanand 	uint64_t pire0_el2;
113d6af2344SJayanth Dodderi Chidanand 	uint64_t pir_el2;
114d6af2344SJayanth Dodderi Chidanand } el2_sxpie_regs_t;
115d6af2344SJayanth Dodderi Chidanand 
116d6af2344SJayanth Dodderi Chidanand typedef struct el2_s2pie_regs {
117d6af2344SJayanth Dodderi Chidanand 	uint64_t s2pir_el2;
118d6af2344SJayanth Dodderi Chidanand } el2_s2pie_regs_t;
119d6af2344SJayanth Dodderi Chidanand 
120d6af2344SJayanth Dodderi Chidanand typedef struct el2_gcs_regs {
121d6af2344SJayanth Dodderi Chidanand 	uint64_t gcscr_el2;
122d6af2344SJayanth Dodderi Chidanand 	uint64_t gcspr_el2;
123d6af2344SJayanth Dodderi Chidanand } el2_gcs_regs_t;
124d6af2344SJayanth Dodderi Chidanand 
1257d930c7eSJayanth Dodderi Chidanand typedef struct el2_mpam_regs {
1267d930c7eSJayanth Dodderi Chidanand 	uint64_t mpam2_el2;
1277d930c7eSJayanth Dodderi Chidanand 	uint64_t mpamhcr_el2;
1287d930c7eSJayanth Dodderi Chidanand 	uint64_t mpamvpm0_el2;
1297d930c7eSJayanth Dodderi Chidanand 	uint64_t mpamvpm1_el2;
1307d930c7eSJayanth Dodderi Chidanand 	uint64_t mpamvpm2_el2;
1317d930c7eSJayanth Dodderi Chidanand 	uint64_t mpamvpm3_el2;
1327d930c7eSJayanth Dodderi Chidanand 	uint64_t mpamvpm4_el2;
1337d930c7eSJayanth Dodderi Chidanand 	uint64_t mpamvpm5_el2;
1347d930c7eSJayanth Dodderi Chidanand 	uint64_t mpamvpm6_el2;
1357d930c7eSJayanth Dodderi Chidanand 	uint64_t mpamvpm7_el2;
1367d930c7eSJayanth Dodderi Chidanand 	uint64_t mpamvpmv_el2;
1377d930c7eSJayanth Dodderi Chidanand } el2_mpam_regs_t;
1387d930c7eSJayanth Dodderi Chidanand 
139d6af2344SJayanth Dodderi Chidanand typedef struct el2_sysregs {
140d6af2344SJayanth Dodderi Chidanand 
141d6af2344SJayanth Dodderi Chidanand 	el2_common_regs_t common;
142d6af2344SJayanth Dodderi Chidanand 
143a796d5aaSJayanth Dodderi Chidanand #if ENABLE_FEAT_MTE2
144a796d5aaSJayanth Dodderi Chidanand 	el2_mte2_regs_t mte2;
145d6af2344SJayanth Dodderi Chidanand #endif
146d6af2344SJayanth Dodderi Chidanand 
147d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_FGT
148d6af2344SJayanth Dodderi Chidanand 	el2_fgt_regs_t fgt;
149d6af2344SJayanth Dodderi Chidanand #endif
150d6af2344SJayanth Dodderi Chidanand 
151*33e6aaacSArvind Ram Prakash #if ENABLE_FEAT_FGT2
152*33e6aaacSArvind Ram Prakash 	el2_fgt2_regs_t fgt2;
153*33e6aaacSArvind Ram Prakash #endif
154*33e6aaacSArvind Ram Prakash 
155d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_ECV
156d6af2344SJayanth Dodderi Chidanand 	el2_ecv_regs_t ecv;
157d6af2344SJayanth Dodderi Chidanand #endif
158d6af2344SJayanth Dodderi Chidanand 
159d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_VHE
160d6af2344SJayanth Dodderi Chidanand 	el2_vhe_regs_t vhe;
161d6af2344SJayanth Dodderi Chidanand #endif
162d6af2344SJayanth Dodderi Chidanand 
163d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_RAS
164d6af2344SJayanth Dodderi Chidanand 	el2_ras_regs_t ras;
165d6af2344SJayanth Dodderi Chidanand #endif
166d6af2344SJayanth Dodderi Chidanand 
167d6af2344SJayanth Dodderi Chidanand #if CTX_INCLUDE_NEVE_REGS
168d6af2344SJayanth Dodderi Chidanand 	el2_neve_regs_t neve;
169d6af2344SJayanth Dodderi Chidanand #endif
170d6af2344SJayanth Dodderi Chidanand 
171d6af2344SJayanth Dodderi Chidanand #if ENABLE_TRF_FOR_NS
172d6af2344SJayanth Dodderi Chidanand 	el2_trf_regs_t trf;
173d6af2344SJayanth Dodderi Chidanand #endif
174d6af2344SJayanth Dodderi Chidanand 
175d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_CSV2_2
176d6af2344SJayanth Dodderi Chidanand 	el2_csv2_regs_t csv2;
177d6af2344SJayanth Dodderi Chidanand #endif
178d6af2344SJayanth Dodderi Chidanand 
179d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_HCX
180d6af2344SJayanth Dodderi Chidanand 	el2_hcx_regs_t hcx;
181d6af2344SJayanth Dodderi Chidanand #endif
182d6af2344SJayanth Dodderi Chidanand 
183d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2
184d6af2344SJayanth Dodderi Chidanand 	el2_tcr2_regs_t tcr2;
185d6af2344SJayanth Dodderi Chidanand #endif
186d6af2344SJayanth Dodderi Chidanand 
187d6af2344SJayanth Dodderi Chidanand #if (ENABLE_FEAT_S1POE || ENABLE_FEAT_S2POE)
188d6af2344SJayanth Dodderi Chidanand 	el2_sxpoe_regs_t sxpoe;
189d6af2344SJayanth Dodderi Chidanand #endif
190d6af2344SJayanth Dodderi Chidanand 
191d6af2344SJayanth Dodderi Chidanand #if (ENABLE_FEAT_S1PIE || ENABLE_FEAT_S2PIE)
192d6af2344SJayanth Dodderi Chidanand 	el2_sxpie_regs_t sxpie;
193d6af2344SJayanth Dodderi Chidanand #endif
194d6af2344SJayanth Dodderi Chidanand 
195d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_S2PIE
196d6af2344SJayanth Dodderi Chidanand 	el2_s2pie_regs_t s2pie;
197d6af2344SJayanth Dodderi Chidanand #endif
198d6af2344SJayanth Dodderi Chidanand 
199d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_GCS
200d6af2344SJayanth Dodderi Chidanand 	el2_gcs_regs_t gcs;
201d6af2344SJayanth Dodderi Chidanand #endif
202d6af2344SJayanth Dodderi Chidanand 
2037d930c7eSJayanth Dodderi Chidanand #if CTX_INCLUDE_MPAM_REGS
2047d930c7eSJayanth Dodderi Chidanand 	el2_mpam_regs_t mpam;
2057d930c7eSJayanth Dodderi Chidanand #endif
2067d930c7eSJayanth Dodderi Chidanand 
207d6af2344SJayanth Dodderi Chidanand } el2_sysregs_t;
208d6af2344SJayanth Dodderi Chidanand 
209d6af2344SJayanth Dodderi Chidanand /*
210d6af2344SJayanth Dodderi Chidanand  * Macros to access members related to individual features of the el2_sysregs_t
211d6af2344SJayanth Dodderi Chidanand  * structures.
212d6af2344SJayanth Dodderi Chidanand  */
213d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_common(ctx, reg)		(((ctx)->common).reg)
214d6af2344SJayanth Dodderi Chidanand 
215d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_common(ctx, reg, val)	((((ctx)->common).reg)	\
216d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
217d6af2344SJayanth Dodderi Chidanand 
218a796d5aaSJayanth Dodderi Chidanand #if ENABLE_FEAT_MTE2
219a796d5aaSJayanth Dodderi Chidanand #define read_el2_ctx_mte2(ctx, reg)		(((ctx)->mte2).reg)
220a796d5aaSJayanth Dodderi Chidanand #define write_el2_ctx_mte2(ctx, reg, val)	((((ctx)->mte2).reg)	\
221d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
222d6af2344SJayanth Dodderi Chidanand #else
223a796d5aaSJayanth Dodderi Chidanand #define read_el2_ctx_mte2(ctx, reg)		ULL(0)
224a796d5aaSJayanth Dodderi Chidanand #define write_el2_ctx_mte2(ctx, reg, val)
225a796d5aaSJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_MTE2 */
226d6af2344SJayanth Dodderi Chidanand 
227d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_FGT
228d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_fgt(ctx, reg)		(((ctx)->fgt).reg)
229d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_fgt(ctx, reg, val)	((((ctx)->fgt).reg)	\
230d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
231d6af2344SJayanth Dodderi Chidanand #else
232d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_fgt(ctx, reg)		ULL(0)
233d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_fgt(ctx, reg, val)
234d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_FGT */
235d6af2344SJayanth Dodderi Chidanand 
236*33e6aaacSArvind Ram Prakash #if ENABLE_FEAT_FGT2
237*33e6aaacSArvind Ram Prakash #define read_el2_ctx_fgt2(ctx, reg)		(((ctx)->fgt2).reg)
238*33e6aaacSArvind Ram Prakash #define write_el2_ctx_fgt2(ctx, reg, val)	((((ctx)->fgt2).reg)	\
239*33e6aaacSArvind Ram Prakash 							= (uint64_t) (val))
240*33e6aaacSArvind Ram Prakash #else
241*33e6aaacSArvind Ram Prakash #define read_el2_ctx_fgt2(ctx, reg)		ULL(0)
242*33e6aaacSArvind Ram Prakash #define write_el2_ctx_fgt2(ctx, reg, val)
243*33e6aaacSArvind Ram Prakash #endif /* ENABLE_FEAT_FGT */
244*33e6aaacSArvind Ram Prakash 
245d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_ECV
246d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_ecv(ctx, reg)		(((ctx)->ecv).reg)
247d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_ecv(ctx, reg, val)	((((ctx)->ecv).reg)	\
248d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
249d6af2344SJayanth Dodderi Chidanand #else
250d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_ecv(ctx, reg)		ULL(0)
251d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_ecv(ctx, reg, val)
252d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_ECV */
253d6af2344SJayanth Dodderi Chidanand 
254d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_VHE
255d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_vhe(ctx, reg)		(((ctx)->vhe).reg)
256d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_vhe(ctx, reg, val)	((((ctx)->vhe).reg)	\
257d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
258d6af2344SJayanth Dodderi Chidanand #else
259d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_vhe(ctx, reg)		ULL(0)
260d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_vhe(ctx, reg, val)
261d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_VHE */
262d6af2344SJayanth Dodderi Chidanand 
263d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_RAS
264d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_ras(ctx, reg)		(((ctx)->ras).reg)
265d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_ras(ctx, reg, val)	((((ctx)->ras).reg)	\
266d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
267d6af2344SJayanth Dodderi Chidanand #else
268d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_ras(ctx, reg)		ULL(0)
269d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_ras(ctx, reg, val)
270d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_RAS */
271d6af2344SJayanth Dodderi Chidanand 
272d6af2344SJayanth Dodderi Chidanand #if CTX_INCLUDE_NEVE_REGS
273d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_neve(ctx, reg)		(((ctx)->neve).reg)
274d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_neve(ctx, reg, val)	((((ctx)->neve).reg)	\
275d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
276d6af2344SJayanth Dodderi Chidanand #else
277d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_neve(ctx, reg)		ULL(0)
278d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_neve(ctx, reg, val)
279d6af2344SJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_NEVE_REGS */
280d6af2344SJayanth Dodderi Chidanand 
281d6af2344SJayanth Dodderi Chidanand #if ENABLE_TRF_FOR_NS
282d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_trf(ctx, reg)		(((ctx)->trf).reg)
283d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_trf(ctx, reg, val)	((((ctx)->trf).reg)	\
284d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
285d6af2344SJayanth Dodderi Chidanand #else
286d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_trf(ctx, reg)		ULL(0)
287d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_trf(ctx, reg, val)
288d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_TRF_FOR_NS */
289d6af2344SJayanth Dodderi Chidanand 
290d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_CSV2_2
291d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_csv2_2(ctx, reg)		(((ctx)->csv2).reg)
292d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_csv2_2(ctx, reg, val)	((((ctx)->csv2).reg)	\
293d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
294d6af2344SJayanth Dodderi Chidanand #else
295d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_csv2_2(ctx, reg)		ULL(0)
296d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_csv2_2(ctx, reg, val)
297d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_CSV2_2 */
298d6af2344SJayanth Dodderi Chidanand 
299d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_HCX
300d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_hcx(ctx, reg)		(((ctx)->hcx).reg)
301d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_hcx(ctx, reg, val)	((((ctx)->hcx).reg)	\
302d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
303d6af2344SJayanth Dodderi Chidanand #else
304d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_hcx(ctx, reg)		ULL(0)
305d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_hcx(ctx, reg, val)
306d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_HCX */
307d6af2344SJayanth Dodderi Chidanand 
308d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2
309d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_tcr2(ctx, reg)		(((ctx)->tcr2).reg)
310d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_tcr2(ctx, reg, val)	((((ctx)->tcr2).reg)	\
311d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
312d6af2344SJayanth Dodderi Chidanand #else
313d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_tcr2(ctx, reg)		ULL(0)
314d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_tcr2(ctx, reg, val)
315d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TCR2 */
316d6af2344SJayanth Dodderi Chidanand 
317d6af2344SJayanth Dodderi Chidanand #if (ENABLE_FEAT_S1POE || ENABLE_FEAT_S2POE)
318d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_sxpoe(ctx, reg)		(((ctx)->sxpoe).reg)
319d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_sxpoe(ctx, reg, val)	((((ctx)->sxpoe).reg)	\
320d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
321d6af2344SJayanth Dodderi Chidanand #else
322d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_sxpoe(ctx, reg)		ULL(0)
323d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_sxpoe(ctx, reg, val)
324d6af2344SJayanth Dodderi Chidanand #endif /*(ENABLE_FEAT_S1POE || ENABLE_FEAT_S2POE) */
325d6af2344SJayanth Dodderi Chidanand 
326d6af2344SJayanth Dodderi Chidanand #if (ENABLE_FEAT_S1PIE || ENABLE_FEAT_S2PIE)
327d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_sxpie(ctx, reg)		(((ctx)->sxpie).reg)
328d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_sxpie(ctx, reg, val)	((((ctx)->sxpie).reg)	\
329d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
330d6af2344SJayanth Dodderi Chidanand #else
331d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_sxpie(ctx, reg)		ULL(0)
332d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_sxpie(ctx, reg, val)
333d6af2344SJayanth Dodderi Chidanand #endif /*(ENABLE_FEAT_S1PIE || ENABLE_FEAT_S2PIE) */
334d6af2344SJayanth Dodderi Chidanand 
335d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_S2PIE
336d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_s2pie(ctx, reg)		(((ctx)->s2pie).reg)
337d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_s2pie(ctx, reg, val)	((((ctx)->s2pie).reg)	\
338d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
339d6af2344SJayanth Dodderi Chidanand #else
340d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_s2pie(ctx, reg)		ULL(0)
341d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_s2pie(ctx, reg, val)
342d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_S2PIE */
343d6af2344SJayanth Dodderi Chidanand 
344d6af2344SJayanth Dodderi Chidanand #if ENABLE_FEAT_GCS
345d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_gcs(ctx, reg)		(((ctx)->gcs).reg)
346d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_gcs(ctx, reg, val)	((((ctx)->gcs).reg)	\
347d6af2344SJayanth Dodderi Chidanand 							= (uint64_t) (val))
348d6af2344SJayanth Dodderi Chidanand #else
349d6af2344SJayanth Dodderi Chidanand #define read_el2_ctx_gcs(ctx, reg)		ULL(0)
350d6af2344SJayanth Dodderi Chidanand #define write_el2_ctx_gcs(ctx, reg, val)
351d6af2344SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_GCS */
352d6af2344SJayanth Dodderi Chidanand 
3537d930c7eSJayanth Dodderi Chidanand #if CTX_INCLUDE_MPAM_REGS
3547d930c7eSJayanth Dodderi Chidanand #define read_el2_ctx_mpam(ctx, reg)		(((ctx)->mpam).reg)
3557d930c7eSJayanth Dodderi Chidanand #define write_el2_ctx_mpam(ctx, reg, val)	((((ctx)->mpam).reg)	\
3567d930c7eSJayanth Dodderi Chidanand 							= (uint64_t) (val))
3577d930c7eSJayanth Dodderi Chidanand #else
3587d930c7eSJayanth Dodderi Chidanand #define read_el2_ctx_mpam(ctx, reg)		ULL(0)
3597d930c7eSJayanth Dodderi Chidanand #define write_el2_ctx_mpam(ctx, reg, val)
3607d930c7eSJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_MPAM_REGS */
3617d930c7eSJayanth Dodderi Chidanand 
362d6af2344SJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_EL2_REGS */
363d6af2344SJayanth Dodderi Chidanand /******************************************************************************/
364d6af2344SJayanth Dodderi Chidanand 
365d6af2344SJayanth Dodderi Chidanand #endif /* __ASSEMBLER__ */
366d6af2344SJayanth Dodderi Chidanand 
367d6af2344SJayanth Dodderi Chidanand #endif /* CONTEXT_EL2_H */
368